All of lore.kernel.org
 help / color / mirror / Atom feed
From: Atish Patra <atishp@rivosinc.com>
To: linux-kernel@vger.kernel.org
Cc: Atish Patra <atishp@rivosinc.com>,
	Andrew Jones <ajones@ventanamicro.com>,
	Palmer Dabbelt <palmer@rivosinc.com>,
	Conor Dooley <conor.dooley@microchip.com>,
	Anup Patel <anup@brainfault.org>,
	Ajay Kaher <ajay.kaher@broadcom.com>,
	Albert Ou <aou@eecs.berkeley.edu>,
	Alexandre Ghiti <alexghiti@rivosinc.com>,
	Juergen Gross <jgross@suse.com>,
	kvm-riscv@lists.infradead.org, kvm@vger.kernel.org,
	linux-kselftest@vger.kernel.org, linux-riscv@lists.infradead.org,
	Mark Rutland <mark.rutland@arm.com>,
	Palmer Dabbelt <palmer@dabbelt.com>,
	Paolo Bonzini <pbonzini@redhat.com>,
	Paul Walmsley <paul.walmsley@sifive.com>,
	Shuah Khan <shuah@kernel.org>,
	virtualization@lists.linux.dev, Will Deacon <will@kernel.org>,
	x86@kernel.org
Subject: [PATCH v7 03/24] drivers/perf: riscv: Read upper bits of a firmware counter
Date: Tue, 16 Apr 2024 11:44:00 -0700	[thread overview]
Message-ID: <20240416184421.3693802-4-atishp@rivosinc.com> (raw)
In-Reply-To: <20240416184421.3693802-1-atishp@rivosinc.com>

SBI v2.0 introduced a explicit function to read the upper 32 bits
for any firmware counter width that is longer than 32bits.
This is only applicable for RV32 where firmware counter can be
64 bit.

Reviewed-by: Andrew Jones <ajones@ventanamicro.com>
Acked-by: Palmer Dabbelt <palmer@rivosinc.com>
Reviewed-by: Conor Dooley <conor.dooley@microchip.com>
Reviewed-by: Anup Patel <anup@brainfault.org>
Signed-off-by: Atish Patra <atishp@rivosinc.com>
---
 drivers/perf/riscv_pmu_sbi.c | 25 ++++++++++++++++++++-----
 1 file changed, 20 insertions(+), 5 deletions(-)

diff --git a/drivers/perf/riscv_pmu_sbi.c b/drivers/perf/riscv_pmu_sbi.c
index 3e44d2fb8bf8..1823ffb25d35 100644
--- a/drivers/perf/riscv_pmu_sbi.c
+++ b/drivers/perf/riscv_pmu_sbi.c
@@ -57,6 +57,8 @@ asm volatile(ALTERNATIVE(						\
 PMU_FORMAT_ATTR(event, "config:0-47");
 PMU_FORMAT_ATTR(firmware, "config:63");
 
+static bool sbi_v2_available;
+
 static struct attribute *riscv_arch_formats_attr[] = {
 	&format_attr_event.attr,
 	&format_attr_firmware.attr,
@@ -511,19 +513,29 @@ static u64 pmu_sbi_ctr_read(struct perf_event *event)
 	struct hw_perf_event *hwc = &event->hw;
 	int idx = hwc->idx;
 	struct sbiret ret;
-	union sbi_pmu_ctr_info info;
 	u64 val = 0;
+	union sbi_pmu_ctr_info info = pmu_ctr_list[idx];
 
 	if (pmu_sbi_is_fw_event(event)) {
 		ret = sbi_ecall(SBI_EXT_PMU, SBI_EXT_PMU_COUNTER_FW_READ,
 				hwc->idx, 0, 0, 0, 0, 0);
-		if (!ret.error)
-			val = ret.value;
+		if (ret.error)
+			return 0;
+
+		val = ret.value;
+		if (IS_ENABLED(CONFIG_32BIT) && sbi_v2_available && info.width >= 32) {
+			ret = sbi_ecall(SBI_EXT_PMU, SBI_EXT_PMU_COUNTER_FW_READ_HI,
+					hwc->idx, 0, 0, 0, 0, 0);
+			if (!ret.error)
+				val |= ((u64)ret.value << 32);
+			else
+				WARN_ONCE(1, "Unable to read upper 32 bits of firmware counter error: %ld\n",
+					  ret.error);
+		}
 	} else {
-		info = pmu_ctr_list[idx];
 		val = riscv_pmu_ctr_read_csr(info.csr);
 		if (IS_ENABLED(CONFIG_32BIT))
-			val = ((u64)riscv_pmu_ctr_read_csr(info.csr + 0x80)) << 31 | val;
+			val |= ((u64)riscv_pmu_ctr_read_csr(info.csr + 0x80)) << 32;
 	}
 
 	return val;
@@ -1135,6 +1147,9 @@ static int __init pmu_sbi_devinit(void)
 		return 0;
 	}
 
+	if (sbi_spec_version >= sbi_mk_version(2, 0))
+		sbi_v2_available = true;
+
 	ret = cpuhp_setup_state_multi(CPUHP_AP_PERF_RISCV_STARTING,
 				      "perf/riscv/pmu:starting",
 				      pmu_sbi_starting_cpu, pmu_sbi_dying_cpu);
-- 
2.34.1


WARNING: multiple messages have this Message-ID (diff)
From: Atish Patra <atishp@rivosinc.com>
To: linux-kernel@vger.kernel.org
Cc: Atish Patra <atishp@rivosinc.com>,
	Andrew Jones <ajones@ventanamicro.com>,
	Palmer Dabbelt <palmer@rivosinc.com>,
	Conor Dooley <conor.dooley@microchip.com>,
	Anup Patel <anup@brainfault.org>,
	Ajay Kaher <ajay.kaher@broadcom.com>,
	Albert Ou <aou@eecs.berkeley.edu>,
	Alexandre Ghiti <alexghiti@rivosinc.com>,
	Juergen Gross <jgross@suse.com>,
	kvm-riscv@lists.infradead.org, kvm@vger.kernel.org,
	linux-kselftest@vger.kernel.org, linux-riscv@lists.infradead.org,
	Mark Rutland <mark.rutland@arm.com>,
	Palmer Dabbelt <palmer@dabbelt.com>,
	Paolo Bonzini <pbonzini@redhat.com>,
	Paul Walmsley <paul.walmsley@sifive.com>,
	Shuah Khan <shuah@kernel.org>,
	virtualization@lists.linux.dev, Will Deacon <will@kernel.org>,
	x86@kernel.org
Subject: [PATCH v7 03/24] drivers/perf: riscv: Read upper bits of a firmware counter
Date: Tue, 16 Apr 2024 11:44:00 -0700	[thread overview]
Message-ID: <20240416184421.3693802-4-atishp@rivosinc.com> (raw)
In-Reply-To: <20240416184421.3693802-1-atishp@rivosinc.com>

SBI v2.0 introduced a explicit function to read the upper 32 bits
for any firmware counter width that is longer than 32bits.
This is only applicable for RV32 where firmware counter can be
64 bit.

Reviewed-by: Andrew Jones <ajones@ventanamicro.com>
Acked-by: Palmer Dabbelt <palmer@rivosinc.com>
Reviewed-by: Conor Dooley <conor.dooley@microchip.com>
Reviewed-by: Anup Patel <anup@brainfault.org>
Signed-off-by: Atish Patra <atishp@rivosinc.com>
---
 drivers/perf/riscv_pmu_sbi.c | 25 ++++++++++++++++++++-----
 1 file changed, 20 insertions(+), 5 deletions(-)

diff --git a/drivers/perf/riscv_pmu_sbi.c b/drivers/perf/riscv_pmu_sbi.c
index 3e44d2fb8bf8..1823ffb25d35 100644
--- a/drivers/perf/riscv_pmu_sbi.c
+++ b/drivers/perf/riscv_pmu_sbi.c
@@ -57,6 +57,8 @@ asm volatile(ALTERNATIVE(						\
 PMU_FORMAT_ATTR(event, "config:0-47");
 PMU_FORMAT_ATTR(firmware, "config:63");
 
+static bool sbi_v2_available;
+
 static struct attribute *riscv_arch_formats_attr[] = {
 	&format_attr_event.attr,
 	&format_attr_firmware.attr,
@@ -511,19 +513,29 @@ static u64 pmu_sbi_ctr_read(struct perf_event *event)
 	struct hw_perf_event *hwc = &event->hw;
 	int idx = hwc->idx;
 	struct sbiret ret;
-	union sbi_pmu_ctr_info info;
 	u64 val = 0;
+	union sbi_pmu_ctr_info info = pmu_ctr_list[idx];
 
 	if (pmu_sbi_is_fw_event(event)) {
 		ret = sbi_ecall(SBI_EXT_PMU, SBI_EXT_PMU_COUNTER_FW_READ,
 				hwc->idx, 0, 0, 0, 0, 0);
-		if (!ret.error)
-			val = ret.value;
+		if (ret.error)
+			return 0;
+
+		val = ret.value;
+		if (IS_ENABLED(CONFIG_32BIT) && sbi_v2_available && info.width >= 32) {
+			ret = sbi_ecall(SBI_EXT_PMU, SBI_EXT_PMU_COUNTER_FW_READ_HI,
+					hwc->idx, 0, 0, 0, 0, 0);
+			if (!ret.error)
+				val |= ((u64)ret.value << 32);
+			else
+				WARN_ONCE(1, "Unable to read upper 32 bits of firmware counter error: %ld\n",
+					  ret.error);
+		}
 	} else {
-		info = pmu_ctr_list[idx];
 		val = riscv_pmu_ctr_read_csr(info.csr);
 		if (IS_ENABLED(CONFIG_32BIT))
-			val = ((u64)riscv_pmu_ctr_read_csr(info.csr + 0x80)) << 31 | val;
+			val |= ((u64)riscv_pmu_ctr_read_csr(info.csr + 0x80)) << 32;
 	}
 
 	return val;
@@ -1135,6 +1147,9 @@ static int __init pmu_sbi_devinit(void)
 		return 0;
 	}
 
+	if (sbi_spec_version >= sbi_mk_version(2, 0))
+		sbi_v2_available = true;
+
 	ret = cpuhp_setup_state_multi(CPUHP_AP_PERF_RISCV_STARTING,
 				      "perf/riscv/pmu:starting",
 				      pmu_sbi_starting_cpu, pmu_sbi_dying_cpu);
-- 
2.34.1


_______________________________________________
linux-riscv mailing list
linux-riscv@lists.infradead.org
http://lists.infradead.org/mailman/listinfo/linux-riscv

  parent reply	other threads:[~2024-04-16 18:44 UTC|newest]

Thread overview: 60+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2024-04-16 18:43 [PATCH v7 00/24] RISC-V SBI v2.0 PMU improvements and Perf sampling in KVM guest Atish Patra
2024-04-16 18:43 ` Atish Patra
2024-04-16 18:43 ` [PATCH v7 01/24] RISC-V: Fix the typo in Scountovf CSR name Atish Patra
2024-04-16 18:43   ` Atish Patra
2024-04-16 18:43 ` [PATCH v7 02/24] RISC-V: Add FIRMWARE_READ_HI definition Atish Patra
2024-04-16 18:43   ` Atish Patra
2024-04-16 18:44 ` Atish Patra [this message]
2024-04-16 18:44   ` [PATCH v7 03/24] drivers/perf: riscv: Read upper bits of a firmware counter Atish Patra
2024-04-16 18:44 ` [PATCH v7 04/24] drivers/perf: riscv: Use BIT macro for shifting operations Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 05/24] RISC-V: Add SBI PMU snapshot definitions Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 06/24] RISC-V: KVM: Rename the SBI_STA_SHMEM_DISABLE to a generic name Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 07/24] RISC-V: Use the minor version mask while computing sbi version Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 08/24] drivers/perf: riscv: Implement SBI PMU snapshot function Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-17  4:02   ` Samuel Holland
2024-04-17  4:02     ` Samuel Holland
2024-04-18  7:47     ` Atish Patra
2024-04-18  7:47       ` Atish Patra
2024-04-18 20:01       ` Samuel Holland
2024-04-18 20:01         ` Samuel Holland
2024-04-19 23:42         ` Atish Kumar Patra
2024-04-19 23:42           ` Atish Kumar Patra
2024-04-16 18:44 ` [PATCH v7 09/24] drivers/perf: riscv: Fix counter mask iteration for RV32 Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 10/24] RISC-V: KVM: Fix the initial sample period value Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 11/24] RISC-V: KVM: No need to update the counter value during reset Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 12/24] RISC-V: KVM: No need to exit to the user space if perf event failed Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 13/24] RISC-V: KVM: Implement SBI PMU Snapshot feature Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 14/24] RISC-V: KVM: Add perf sampling support for guests Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 15/24] RISC-V: KVM: Support 64 bit firmware counters on RV32 Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 16/24] RISC-V: KVM: Improve firmware counter read function Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 17/24] KVM: riscv: selftests: Move sbi definitions to its own header file Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 18/24] KVM: riscv: selftests: Add helper functions for extension checks Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 19/24] KVM: riscv: selftests: Add Sscofpmf to get-reg-list test Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 20/24] KVM: riscv: selftests: Add SBI PMU extension definitions Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 21/24] KVM: riscv: selftests: Add SBI PMU selftest Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 22/24] KVM: riscv: selftests: Add a test for PMU snapshot functionality Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 23/24] KVM: riscv: selftests: Add a test for counter overflow Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 18:44 ` [PATCH v7 24/24] KVM: riscv: selftests: Add commandline option for SBI PMU test Atish Patra
2024-04-16 18:44   ` Atish Patra
2024-04-16 20:54 ` [PATCH v7 00/24] RISC-V SBI v2.0 PMU improvements and Perf sampling in KVM guest Palmer Dabbelt
2024-04-16 20:54   ` Palmer Dabbelt

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=20240416184421.3693802-4-atishp@rivosinc.com \
    --to=atishp@rivosinc.com \
    --cc=ajay.kaher@broadcom.com \
    --cc=ajones@ventanamicro.com \
    --cc=alexghiti@rivosinc.com \
    --cc=anup@brainfault.org \
    --cc=aou@eecs.berkeley.edu \
    --cc=conor.dooley@microchip.com \
    --cc=jgross@suse.com \
    --cc=kvm-riscv@lists.infradead.org \
    --cc=kvm@vger.kernel.org \
    --cc=linux-kernel@vger.kernel.org \
    --cc=linux-kselftest@vger.kernel.org \
    --cc=linux-riscv@lists.infradead.org \
    --cc=mark.rutland@arm.com \
    --cc=palmer@dabbelt.com \
    --cc=palmer@rivosinc.com \
    --cc=paul.walmsley@sifive.com \
    --cc=pbonzini@redhat.com \
    --cc=shuah@kernel.org \
    --cc=virtualization@lists.linux.dev \
    --cc=will@kernel.org \
    --cc=x86@kernel.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.