* [PATCH 0/2] MIPS: cpu: Clean up MIPS_CPU_* definitions
@ 2015-05-13 15:17 ` James Hogan
0 siblings, 0 replies; 12+ messages in thread
From: James Hogan @ 2015-05-13 15:17 UTC (permalink / raw)
To: Ralf Baechle, linux-mips; +Cc: James Hogan, Markos Chandras
The MIPS_CPU_* definitions are a conflict hotspot, particularly error
prone, and getting increasingly ugly now there are more than 32 of them.
This patchset cleans them up to use shifts instead of hex literals.
James Hogan (2):
MIPS: cpu: Alter MIPS_CPU_* definitions to fill gap
MIPS: cpu: Convert MIPS_CPU_* defs to (1ull << x)
arch/mips/include/asm/cpu.h | 70 ++++++++++++++++++++++-----------------------
1 file changed, 35 insertions(+), 35 deletions(-)
Cc: Ralf Baechle <ralf@linux-mips.org>
Cc: Markos Chandras <markos.chandras@imgtec.com>
Cc: linux-mips@linux-mips.org
--
2.3.6
^ permalink raw reply [flat|nested] 12+ messages in thread
* [PATCH 0/2] MIPS: cpu: Clean up MIPS_CPU_* definitions
@ 2015-05-13 15:17 ` James Hogan
0 siblings, 0 replies; 12+ messages in thread
From: James Hogan @ 2015-05-13 15:17 UTC (permalink / raw)
To: Ralf Baechle, linux-mips; +Cc: James Hogan, Markos Chandras
The MIPS_CPU_* definitions are a conflict hotspot, particularly error
prone, and getting increasingly ugly now there are more than 32 of them.
This patchset cleans them up to use shifts instead of hex literals.
James Hogan (2):
MIPS: cpu: Alter MIPS_CPU_* definitions to fill gap
MIPS: cpu: Convert MIPS_CPU_* defs to (1ull << x)
arch/mips/include/asm/cpu.h | 70 ++++++++++++++++++++++-----------------------
1 file changed, 35 insertions(+), 35 deletions(-)
Cc: Ralf Baechle <ralf@linux-mips.org>
Cc: Markos Chandras <markos.chandras@imgtec.com>
Cc: linux-mips@linux-mips.org
--
2.3.6
^ permalink raw reply [flat|nested] 12+ messages in thread
* [PATCH 1/2] MIPS: cpu: Alter MIPS_CPU_* definitions to fill gap
@ 2015-05-13 15:17 ` James Hogan
0 siblings, 0 replies; 12+ messages in thread
From: James Hogan @ 2015-05-13 15:17 UTC (permalink / raw)
To: Ralf Baechle, linux-mips; +Cc: James Hogan, Markos Chandras
The MIPS_CPU_* definitions accidentally missed bits 27..30 when
MIPS_CPU_EVA was added, and further definitions have continued from
there.
Shift all the definitions since MIPS_CPU_EVA right by 4 so there are no
gaps.
Signed-off-by: James Hogan <james.hogan@imgtec.com>
Cc: Ralf Baechle <ralf@linux-mips.org>
Cc: Markos Chandras <markos.chandras@imgtec.com>
Cc: linux-mips@linux-mips.org
---
arch/mips/include/asm/cpu.h | 16 ++++++++--------
1 file changed, 8 insertions(+), 8 deletions(-)
diff --git a/arch/mips/include/asm/cpu.h b/arch/mips/include/asm/cpu.h
index e3adca1d0b99..c45c20db460d 100644
--- a/arch/mips/include/asm/cpu.h
+++ b/arch/mips/include/asm/cpu.h
@@ -371,14 +371,14 @@ enum cpu_type_enum {
#define MIPS_CPU_MICROMIPS 0x01000000ull /* CPU has microMIPS capability */
#define MIPS_CPU_TLBINV 0x02000000ull /* CPU supports TLBINV/F */
#define MIPS_CPU_SEGMENTS 0x04000000ull /* CPU supports Segmentation Control registers */
-#define MIPS_CPU_EVA 0x80000000ull /* CPU supports Enhanced Virtual Addressing */
-#define MIPS_CPU_HTW 0x100000000ull /* CPU support Hardware Page Table Walker */
-#define MIPS_CPU_RIXIEX 0x200000000ull /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
-#define MIPS_CPU_MAAR 0x400000000ull /* MAAR(I) registers are present */
-#define MIPS_CPU_FRE 0x800000000ull /* FRE & UFE bits implemented */
-#define MIPS_CPU_RW_LLB 0x1000000000ull /* LLADDR/LLB writes are allowed */
-#define MIPS_CPU_XPA 0x2000000000ull /* CPU supports Extended Physical Addressing */
-#define MIPS_CPU_CDMM 0x4000000000ull /* CPU has Common Device Memory Map */
+#define MIPS_CPU_EVA 0x08000000ull /* CPU supports Enhanced Virtual Addressing */
+#define MIPS_CPU_HTW 0x10000000ull /* CPU support Hardware Page Table Walker */
+#define MIPS_CPU_RIXIEX 0x20000000ull /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
+#define MIPS_CPU_MAAR 0x40000000ull /* MAAR(I) registers are present */
+#define MIPS_CPU_FRE 0x80000000ull /* FRE & UFE bits implemented */
+#define MIPS_CPU_RW_LLB 0x100000000ull /* LLADDR/LLB writes are allowed */
+#define MIPS_CPU_XPA 0x200000000ull /* CPU supports Extended Physical Addressing */
+#define MIPS_CPU_CDMM 0x400000000ull /* CPU has Common Device Memory Map */
/*
* CPU ASE encodings
--
2.3.6
^ permalink raw reply related [flat|nested] 12+ messages in thread
* [PATCH 1/2] MIPS: cpu: Alter MIPS_CPU_* definitions to fill gap
@ 2015-05-13 15:17 ` James Hogan
0 siblings, 0 replies; 12+ messages in thread
From: James Hogan @ 2015-05-13 15:17 UTC (permalink / raw)
To: Ralf Baechle, linux-mips; +Cc: James Hogan, Markos Chandras
The MIPS_CPU_* definitions accidentally missed bits 27..30 when
MIPS_CPU_EVA was added, and further definitions have continued from
there.
Shift all the definitions since MIPS_CPU_EVA right by 4 so there are no
gaps.
Signed-off-by: James Hogan <james.hogan@imgtec.com>
Cc: Ralf Baechle <ralf@linux-mips.org>
Cc: Markos Chandras <markos.chandras@imgtec.com>
Cc: linux-mips@linux-mips.org
---
arch/mips/include/asm/cpu.h | 16 ++++++++--------
1 file changed, 8 insertions(+), 8 deletions(-)
diff --git a/arch/mips/include/asm/cpu.h b/arch/mips/include/asm/cpu.h
index e3adca1d0b99..c45c20db460d 100644
--- a/arch/mips/include/asm/cpu.h
+++ b/arch/mips/include/asm/cpu.h
@@ -371,14 +371,14 @@ enum cpu_type_enum {
#define MIPS_CPU_MICROMIPS 0x01000000ull /* CPU has microMIPS capability */
#define MIPS_CPU_TLBINV 0x02000000ull /* CPU supports TLBINV/F */
#define MIPS_CPU_SEGMENTS 0x04000000ull /* CPU supports Segmentation Control registers */
-#define MIPS_CPU_EVA 0x80000000ull /* CPU supports Enhanced Virtual Addressing */
-#define MIPS_CPU_HTW 0x100000000ull /* CPU support Hardware Page Table Walker */
-#define MIPS_CPU_RIXIEX 0x200000000ull /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
-#define MIPS_CPU_MAAR 0x400000000ull /* MAAR(I) registers are present */
-#define MIPS_CPU_FRE 0x800000000ull /* FRE & UFE bits implemented */
-#define MIPS_CPU_RW_LLB 0x1000000000ull /* LLADDR/LLB writes are allowed */
-#define MIPS_CPU_XPA 0x2000000000ull /* CPU supports Extended Physical Addressing */
-#define MIPS_CPU_CDMM 0x4000000000ull /* CPU has Common Device Memory Map */
+#define MIPS_CPU_EVA 0x08000000ull /* CPU supports Enhanced Virtual Addressing */
+#define MIPS_CPU_HTW 0x10000000ull /* CPU support Hardware Page Table Walker */
+#define MIPS_CPU_RIXIEX 0x20000000ull /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
+#define MIPS_CPU_MAAR 0x40000000ull /* MAAR(I) registers are present */
+#define MIPS_CPU_FRE 0x80000000ull /* FRE & UFE bits implemented */
+#define MIPS_CPU_RW_LLB 0x100000000ull /* LLADDR/LLB writes are allowed */
+#define MIPS_CPU_XPA 0x200000000ull /* CPU supports Extended Physical Addressing */
+#define MIPS_CPU_CDMM 0x400000000ull /* CPU has Common Device Memory Map */
/*
* CPU ASE encodings
--
2.3.6
^ permalink raw reply related [flat|nested] 12+ messages in thread
* [PATCH 2/2] MIPS: cpu: Convert MIPS_CPU_* defs to (1ull << x)
@ 2015-05-13 15:17 ` James Hogan
0 siblings, 0 replies; 12+ messages in thread
From: James Hogan @ 2015-05-13 15:17 UTC (permalink / raw)
To: Ralf Baechle, linux-mips; +Cc: James Hogan
The MIPS_CPU_* definitions have now filled the first 32-bits, and are
getting longer since they're written in hex without zero padding. Adding
my 8 extra MIPS_CPU_* definitions which I haven't upstreamed yet this is
getting increasingly ugly as the comments get shifted progressively to
the right. Its also error prone, and I've seen this cause mistakes on 3
separate occasions now, not helped by it being a conflict hotspot.
Convert all the MIPS_CPU_* definitions to the form (1ull << x). Humans
are better at incrementing than shifting.
Signed-off-by: James Hogan <james.hogan@imgtec.com>
Cc: Ralf Baechle <ralf@linux-mips.org>
Cc: linux-mips@linux-mips.org
---
arch/mips/include/asm/cpu.h | 70 ++++++++++++++++++++++-----------------------
1 file changed, 35 insertions(+), 35 deletions(-)
diff --git a/arch/mips/include/asm/cpu.h b/arch/mips/include/asm/cpu.h
index c45c20db460d..a80819c50e88 100644
--- a/arch/mips/include/asm/cpu.h
+++ b/arch/mips/include/asm/cpu.h
@@ -344,41 +344,41 @@ enum cpu_type_enum {
/*
* CPU Option encodings
*/
-#define MIPS_CPU_TLB 0x00000001ull /* CPU has TLB */
-#define MIPS_CPU_4KEX 0x00000002ull /* "R4K" exception model */
-#define MIPS_CPU_3K_CACHE 0x00000004ull /* R3000-style caches */
-#define MIPS_CPU_4K_CACHE 0x00000008ull /* R4000-style caches */
-#define MIPS_CPU_TX39_CACHE 0x00000010ull /* TX3900-style caches */
-#define MIPS_CPU_FPU 0x00000020ull /* CPU has FPU */
-#define MIPS_CPU_32FPR 0x00000040ull /* 32 dbl. prec. FP registers */
-#define MIPS_CPU_COUNTER 0x00000080ull /* Cycle count/compare */
-#define MIPS_CPU_WATCH 0x00000100ull /* watchpoint registers */
-#define MIPS_CPU_DIVEC 0x00000200ull /* dedicated interrupt vector */
-#define MIPS_CPU_VCE 0x00000400ull /* virt. coherence conflict possible */
-#define MIPS_CPU_CACHE_CDEX_P 0x00000800ull /* Create_Dirty_Exclusive CACHE op */
-#define MIPS_CPU_CACHE_CDEX_S 0x00001000ull /* ... same for seconary cache ... */
-#define MIPS_CPU_MCHECK 0x00002000ull /* Machine check exception */
-#define MIPS_CPU_EJTAG 0x00004000ull /* EJTAG exception */
-#define MIPS_CPU_NOFPUEX 0x00008000ull /* no FPU exception */
-#define MIPS_CPU_LLSC 0x00010000ull /* CPU has ll/sc instructions */
-#define MIPS_CPU_INCLUSIVE_CACHES 0x00020000ull /* P-cache subset enforced */
-#define MIPS_CPU_PREFETCH 0x00040000ull /* CPU has usable prefetch */
-#define MIPS_CPU_VINT 0x00080000ull /* CPU supports MIPSR2 vectored interrupts */
-#define MIPS_CPU_VEIC 0x00100000ull /* CPU supports MIPSR2 external interrupt controller mode */
-#define MIPS_CPU_ULRI 0x00200000ull /* CPU has ULRI feature */
-#define MIPS_CPU_PCI 0x00400000ull /* CPU has Perf Ctr Int indicator */
-#define MIPS_CPU_RIXI 0x00800000ull /* CPU has TLB Read/eXec Inhibit */
-#define MIPS_CPU_MICROMIPS 0x01000000ull /* CPU has microMIPS capability */
-#define MIPS_CPU_TLBINV 0x02000000ull /* CPU supports TLBINV/F */
-#define MIPS_CPU_SEGMENTS 0x04000000ull /* CPU supports Segmentation Control registers */
-#define MIPS_CPU_EVA 0x08000000ull /* CPU supports Enhanced Virtual Addressing */
-#define MIPS_CPU_HTW 0x10000000ull /* CPU support Hardware Page Table Walker */
-#define MIPS_CPU_RIXIEX 0x20000000ull /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
-#define MIPS_CPU_MAAR 0x40000000ull /* MAAR(I) registers are present */
-#define MIPS_CPU_FRE 0x80000000ull /* FRE & UFE bits implemented */
-#define MIPS_CPU_RW_LLB 0x100000000ull /* LLADDR/LLB writes are allowed */
-#define MIPS_CPU_XPA 0x200000000ull /* CPU supports Extended Physical Addressing */
-#define MIPS_CPU_CDMM 0x400000000ull /* CPU has Common Device Memory Map */
+#define MIPS_CPU_TLB (1ull << 0) /* CPU has TLB */
+#define MIPS_CPU_4KEX (1ull << 1) /* "R4K" exception model */
+#define MIPS_CPU_3K_CACHE (1ull << 2) /* R3000-style caches */
+#define MIPS_CPU_4K_CACHE (1ull << 3) /* R4000-style caches */
+#define MIPS_CPU_TX39_CACHE (1ull << 4) /* TX3900-style caches */
+#define MIPS_CPU_FPU (1ull << 5) /* CPU has FPU */
+#define MIPS_CPU_32FPR (1ull << 6) /* 32 dbl. prec. FP registers */
+#define MIPS_CPU_COUNTER (1ull << 7) /* Cycle count/compare */
+#define MIPS_CPU_WATCH (1ull << 8) /* watchpoint registers */
+#define MIPS_CPU_DIVEC (1ull << 9) /* dedicated interrupt vector */
+#define MIPS_CPU_VCE (1ull << 10) /* virt. coherence conflict possible */
+#define MIPS_CPU_CACHE_CDEX_P (1ull << 11) /* Create_Dirty_Exclusive CACHE op */
+#define MIPS_CPU_CACHE_CDEX_S (1ull << 12) /* ... same for seconary cache ... */
+#define MIPS_CPU_MCHECK (1ull << 13) /* Machine check exception */
+#define MIPS_CPU_EJTAG (1ull << 14) /* EJTAG exception */
+#define MIPS_CPU_NOFPUEX (1ull << 15) /* no FPU exception */
+#define MIPS_CPU_LLSC (1ull << 16) /* CPU has ll/sc instructions */
+#define MIPS_CPU_INCLUSIVE_CACHES (1ull << 17) /* P-cache subset enforced */
+#define MIPS_CPU_PREFETCH (1ull << 18) /* CPU has usable prefetch */
+#define MIPS_CPU_VINT (1ull << 19) /* CPU supports MIPSR2 vectored interrupts */
+#define MIPS_CPU_VEIC (1ull << 20) /* CPU supports MIPSR2 external interrupt controller mode */
+#define MIPS_CPU_ULRI (1ull << 21) /* CPU has ULRI feature */
+#define MIPS_CPU_PCI (1ull << 22) /* CPU has Perf Ctr Int indicator */
+#define MIPS_CPU_RIXI (1ull << 23) /* CPU has TLB Read/eXec Inhibit */
+#define MIPS_CPU_MICROMIPS (1ull << 24) /* CPU has microMIPS capability */
+#define MIPS_CPU_TLBINV (1ull << 25) /* CPU supports TLBINV/F */
+#define MIPS_CPU_SEGMENTS (1ull << 26) /* CPU supports Segmentation Control registers */
+#define MIPS_CPU_EVA (1ull << 27) /* CPU supports Enhanced Virtual Addressing */
+#define MIPS_CPU_HTW (1ull << 28) /* CPU support Hardware Page Table Walker */
+#define MIPS_CPU_RIXIEX (1ull << 29) /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
+#define MIPS_CPU_MAAR (1ull << 30) /* MAAR(I) registers are present */
+#define MIPS_CPU_FRE (1ull << 31) /* FRE & UFE bits implemented */
+#define MIPS_CPU_RW_LLB (1ull << 32) /* LLADDR/LLB writes are allowed */
+#define MIPS_CPU_XPA (1ull << 33) /* CPU supports Extended Physical Addressing */
+#define MIPS_CPU_CDMM (1ull << 34) /* CPU has Common Device Memory Map */
/*
* CPU ASE encodings
--
2.3.6
^ permalink raw reply related [flat|nested] 12+ messages in thread
* [PATCH 2/2] MIPS: cpu: Convert MIPS_CPU_* defs to (1ull << x)
@ 2015-05-13 15:17 ` James Hogan
0 siblings, 0 replies; 12+ messages in thread
From: James Hogan @ 2015-05-13 15:17 UTC (permalink / raw)
To: Ralf Baechle, linux-mips; +Cc: James Hogan
The MIPS_CPU_* definitions have now filled the first 32-bits, and are
getting longer since they're written in hex without zero padding. Adding
my 8 extra MIPS_CPU_* definitions which I haven't upstreamed yet this is
getting increasingly ugly as the comments get shifted progressively to
the right. Its also error prone, and I've seen this cause mistakes on 3
separate occasions now, not helped by it being a conflict hotspot.
Convert all the MIPS_CPU_* definitions to the form (1ull << x). Humans
are better at incrementing than shifting.
Signed-off-by: James Hogan <james.hogan@imgtec.com>
Cc: Ralf Baechle <ralf@linux-mips.org>
Cc: linux-mips@linux-mips.org
---
arch/mips/include/asm/cpu.h | 70 ++++++++++++++++++++++-----------------------
1 file changed, 35 insertions(+), 35 deletions(-)
diff --git a/arch/mips/include/asm/cpu.h b/arch/mips/include/asm/cpu.h
index c45c20db460d..a80819c50e88 100644
--- a/arch/mips/include/asm/cpu.h
+++ b/arch/mips/include/asm/cpu.h
@@ -344,41 +344,41 @@ enum cpu_type_enum {
/*
* CPU Option encodings
*/
-#define MIPS_CPU_TLB 0x00000001ull /* CPU has TLB */
-#define MIPS_CPU_4KEX 0x00000002ull /* "R4K" exception model */
-#define MIPS_CPU_3K_CACHE 0x00000004ull /* R3000-style caches */
-#define MIPS_CPU_4K_CACHE 0x00000008ull /* R4000-style caches */
-#define MIPS_CPU_TX39_CACHE 0x00000010ull /* TX3900-style caches */
-#define MIPS_CPU_FPU 0x00000020ull /* CPU has FPU */
-#define MIPS_CPU_32FPR 0x00000040ull /* 32 dbl. prec. FP registers */
-#define MIPS_CPU_COUNTER 0x00000080ull /* Cycle count/compare */
-#define MIPS_CPU_WATCH 0x00000100ull /* watchpoint registers */
-#define MIPS_CPU_DIVEC 0x00000200ull /* dedicated interrupt vector */
-#define MIPS_CPU_VCE 0x00000400ull /* virt. coherence conflict possible */
-#define MIPS_CPU_CACHE_CDEX_P 0x00000800ull /* Create_Dirty_Exclusive CACHE op */
-#define MIPS_CPU_CACHE_CDEX_S 0x00001000ull /* ... same for seconary cache ... */
-#define MIPS_CPU_MCHECK 0x00002000ull /* Machine check exception */
-#define MIPS_CPU_EJTAG 0x00004000ull /* EJTAG exception */
-#define MIPS_CPU_NOFPUEX 0x00008000ull /* no FPU exception */
-#define MIPS_CPU_LLSC 0x00010000ull /* CPU has ll/sc instructions */
-#define MIPS_CPU_INCLUSIVE_CACHES 0x00020000ull /* P-cache subset enforced */
-#define MIPS_CPU_PREFETCH 0x00040000ull /* CPU has usable prefetch */
-#define MIPS_CPU_VINT 0x00080000ull /* CPU supports MIPSR2 vectored interrupts */
-#define MIPS_CPU_VEIC 0x00100000ull /* CPU supports MIPSR2 external interrupt controller mode */
-#define MIPS_CPU_ULRI 0x00200000ull /* CPU has ULRI feature */
-#define MIPS_CPU_PCI 0x00400000ull /* CPU has Perf Ctr Int indicator */
-#define MIPS_CPU_RIXI 0x00800000ull /* CPU has TLB Read/eXec Inhibit */
-#define MIPS_CPU_MICROMIPS 0x01000000ull /* CPU has microMIPS capability */
-#define MIPS_CPU_TLBINV 0x02000000ull /* CPU supports TLBINV/F */
-#define MIPS_CPU_SEGMENTS 0x04000000ull /* CPU supports Segmentation Control registers */
-#define MIPS_CPU_EVA 0x08000000ull /* CPU supports Enhanced Virtual Addressing */
-#define MIPS_CPU_HTW 0x10000000ull /* CPU support Hardware Page Table Walker */
-#define MIPS_CPU_RIXIEX 0x20000000ull /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
-#define MIPS_CPU_MAAR 0x40000000ull /* MAAR(I) registers are present */
-#define MIPS_CPU_FRE 0x80000000ull /* FRE & UFE bits implemented */
-#define MIPS_CPU_RW_LLB 0x100000000ull /* LLADDR/LLB writes are allowed */
-#define MIPS_CPU_XPA 0x200000000ull /* CPU supports Extended Physical Addressing */
-#define MIPS_CPU_CDMM 0x400000000ull /* CPU has Common Device Memory Map */
+#define MIPS_CPU_TLB (1ull << 0) /* CPU has TLB */
+#define MIPS_CPU_4KEX (1ull << 1) /* "R4K" exception model */
+#define MIPS_CPU_3K_CACHE (1ull << 2) /* R3000-style caches */
+#define MIPS_CPU_4K_CACHE (1ull << 3) /* R4000-style caches */
+#define MIPS_CPU_TX39_CACHE (1ull << 4) /* TX3900-style caches */
+#define MIPS_CPU_FPU (1ull << 5) /* CPU has FPU */
+#define MIPS_CPU_32FPR (1ull << 6) /* 32 dbl. prec. FP registers */
+#define MIPS_CPU_COUNTER (1ull << 7) /* Cycle count/compare */
+#define MIPS_CPU_WATCH (1ull << 8) /* watchpoint registers */
+#define MIPS_CPU_DIVEC (1ull << 9) /* dedicated interrupt vector */
+#define MIPS_CPU_VCE (1ull << 10) /* virt. coherence conflict possible */
+#define MIPS_CPU_CACHE_CDEX_P (1ull << 11) /* Create_Dirty_Exclusive CACHE op */
+#define MIPS_CPU_CACHE_CDEX_S (1ull << 12) /* ... same for seconary cache ... */
+#define MIPS_CPU_MCHECK (1ull << 13) /* Machine check exception */
+#define MIPS_CPU_EJTAG (1ull << 14) /* EJTAG exception */
+#define MIPS_CPU_NOFPUEX (1ull << 15) /* no FPU exception */
+#define MIPS_CPU_LLSC (1ull << 16) /* CPU has ll/sc instructions */
+#define MIPS_CPU_INCLUSIVE_CACHES (1ull << 17) /* P-cache subset enforced */
+#define MIPS_CPU_PREFETCH (1ull << 18) /* CPU has usable prefetch */
+#define MIPS_CPU_VINT (1ull << 19) /* CPU supports MIPSR2 vectored interrupts */
+#define MIPS_CPU_VEIC (1ull << 20) /* CPU supports MIPSR2 external interrupt controller mode */
+#define MIPS_CPU_ULRI (1ull << 21) /* CPU has ULRI feature */
+#define MIPS_CPU_PCI (1ull << 22) /* CPU has Perf Ctr Int indicator */
+#define MIPS_CPU_RIXI (1ull << 23) /* CPU has TLB Read/eXec Inhibit */
+#define MIPS_CPU_MICROMIPS (1ull << 24) /* CPU has microMIPS capability */
+#define MIPS_CPU_TLBINV (1ull << 25) /* CPU supports TLBINV/F */
+#define MIPS_CPU_SEGMENTS (1ull << 26) /* CPU supports Segmentation Control registers */
+#define MIPS_CPU_EVA (1ull << 27) /* CPU supports Enhanced Virtual Addressing */
+#define MIPS_CPU_HTW (1ull << 28) /* CPU support Hardware Page Table Walker */
+#define MIPS_CPU_RIXIEX (1ull << 29) /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
+#define MIPS_CPU_MAAR (1ull << 30) /* MAAR(I) registers are present */
+#define MIPS_CPU_FRE (1ull << 31) /* FRE & UFE bits implemented */
+#define MIPS_CPU_RW_LLB (1ull << 32) /* LLADDR/LLB writes are allowed */
+#define MIPS_CPU_XPA (1ull << 33) /* CPU supports Extended Physical Addressing */
+#define MIPS_CPU_CDMM (1ull << 34) /* CPU has Common Device Memory Map */
/*
* CPU ASE encodings
--
2.3.6
^ permalink raw reply related [flat|nested] 12+ messages in thread
* Re: [PATCH 2/2] MIPS: cpu: Convert MIPS_CPU_* defs to (1ull << x)
2015-05-13 15:17 ` James Hogan
(?)
@ 2015-05-13 15:38 ` Ezequiel Garcia
2015-05-13 16:01 ` James Hogan
-1 siblings, 1 reply; 12+ messages in thread
From: Ezequiel Garcia @ 2015-05-13 15:38 UTC (permalink / raw)
To: James Hogan, Ralf Baechle, linux-mips
On 05/13/2015 12:17 PM, James Hogan wrote:
> The MIPS_CPU_* definitions have now filled the first 32-bits, and are
> getting longer since they're written in hex without zero padding. Adding
> my 8 extra MIPS_CPU_* definitions which I haven't upstreamed yet this is
> getting increasingly ugly as the comments get shifted progressively to
> the right. Its also error prone, and I've seen this cause mistakes on 3
> separate occasions now, not helped by it being a conflict hotspot.
>
> Convert all the MIPS_CPU_* definitions to the form (1ull << x). Humans
> are better at incrementing than shifting.
>
> Signed-off-by: James Hogan <james.hogan@imgtec.com>
> Cc: Ralf Baechle <ralf@linux-mips.org>
> Cc: linux-mips@linux-mips.org
> ---
> arch/mips/include/asm/cpu.h | 70 ++++++++++++++++++++++-----------------------
> 1 file changed, 35 insertions(+), 35 deletions(-)
>
> diff --git a/arch/mips/include/asm/cpu.h b/arch/mips/include/asm/cpu.h
> index c45c20db460d..a80819c50e88 100644
> --- a/arch/mips/include/asm/cpu.h
> +++ b/arch/mips/include/asm/cpu.h
> @@ -344,41 +344,41 @@ enum cpu_type_enum {
> /*
> * CPU Option encodings
> */
> -#define MIPS_CPU_TLB 0x00000001ull /* CPU has TLB */
> -#define MIPS_CPU_4KEX 0x00000002ull /* "R4K" exception model */
> -#define MIPS_CPU_3K_CACHE 0x00000004ull /* R3000-style caches */
> -#define MIPS_CPU_4K_CACHE 0x00000008ull /* R4000-style caches */
> -#define MIPS_CPU_TX39_CACHE 0x00000010ull /* TX3900-style caches */
> -#define MIPS_CPU_FPU 0x00000020ull /* CPU has FPU */
> -#define MIPS_CPU_32FPR 0x00000040ull /* 32 dbl. prec. FP registers */
> -#define MIPS_CPU_COUNTER 0x00000080ull /* Cycle count/compare */
> -#define MIPS_CPU_WATCH 0x00000100ull /* watchpoint registers */
> -#define MIPS_CPU_DIVEC 0x00000200ull /* dedicated interrupt vector */
> -#define MIPS_CPU_VCE 0x00000400ull /* virt. coherence conflict possible */
> -#define MIPS_CPU_CACHE_CDEX_P 0x00000800ull /* Create_Dirty_Exclusive CACHE op */
> -#define MIPS_CPU_CACHE_CDEX_S 0x00001000ull /* ... same for seconary cache ... */
> -#define MIPS_CPU_MCHECK 0x00002000ull /* Machine check exception */
> -#define MIPS_CPU_EJTAG 0x00004000ull /* EJTAG exception */
> -#define MIPS_CPU_NOFPUEX 0x00008000ull /* no FPU exception */
> -#define MIPS_CPU_LLSC 0x00010000ull /* CPU has ll/sc instructions */
> -#define MIPS_CPU_INCLUSIVE_CACHES 0x00020000ull /* P-cache subset enforced */
> -#define MIPS_CPU_PREFETCH 0x00040000ull /* CPU has usable prefetch */
> -#define MIPS_CPU_VINT 0x00080000ull /* CPU supports MIPSR2 vectored interrupts */
> -#define MIPS_CPU_VEIC 0x00100000ull /* CPU supports MIPSR2 external interrupt controller mode */
> -#define MIPS_CPU_ULRI 0x00200000ull /* CPU has ULRI feature */
> -#define MIPS_CPU_PCI 0x00400000ull /* CPU has Perf Ctr Int indicator */
> -#define MIPS_CPU_RIXI 0x00800000ull /* CPU has TLB Read/eXec Inhibit */
> -#define MIPS_CPU_MICROMIPS 0x01000000ull /* CPU has microMIPS capability */
> -#define MIPS_CPU_TLBINV 0x02000000ull /* CPU supports TLBINV/F */
> -#define MIPS_CPU_SEGMENTS 0x04000000ull /* CPU supports Segmentation Control registers */
> -#define MIPS_CPU_EVA 0x08000000ull /* CPU supports Enhanced Virtual Addressing */
> -#define MIPS_CPU_HTW 0x10000000ull /* CPU support Hardware Page Table Walker */
> -#define MIPS_CPU_RIXIEX 0x20000000ull /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
> -#define MIPS_CPU_MAAR 0x40000000ull /* MAAR(I) registers are present */
> -#define MIPS_CPU_FRE 0x80000000ull /* FRE & UFE bits implemented */
> -#define MIPS_CPU_RW_LLB 0x100000000ull /* LLADDR/LLB writes are allowed */
> -#define MIPS_CPU_XPA 0x200000000ull /* CPU supports Extended Physical Addressing */
> -#define MIPS_CPU_CDMM 0x400000000ull /* CPU has Common Device Memory Map */
> +#define MIPS_CPU_TLB (1ull << 0) /* CPU has TLB */
> +#define MIPS_CPU_4KEX (1ull << 1) /* "R4K" exception model */
> +#define MIPS_CPU_3K_CACHE (1ull << 2) /* R3000-style caches */
> +#define MIPS_CPU_4K_CACHE (1ull << 3) /* R4000-style caches */
> +#define MIPS_CPU_TX39_CACHE (1ull << 4) /* TX3900-style caches */
> +#define MIPS_CPU_FPU (1ull << 5) /* CPU has FPU */
> +#define MIPS_CPU_32FPR (1ull << 6) /* 32 dbl. prec. FP registers */
> +#define MIPS_CPU_COUNTER (1ull << 7) /* Cycle count/compare */
> +#define MIPS_CPU_WATCH (1ull << 8) /* watchpoint registers */
> +#define MIPS_CPU_DIVEC (1ull << 9) /* dedicated interrupt vector */
> +#define MIPS_CPU_VCE (1ull << 10) /* virt. coherence conflict possible */
> +#define MIPS_CPU_CACHE_CDEX_P (1ull << 11) /* Create_Dirty_Exclusive CACHE op */
> +#define MIPS_CPU_CACHE_CDEX_S (1ull << 12) /* ... same for seconary cache ... */
> +#define MIPS_CPU_MCHECK (1ull << 13) /* Machine check exception */
> +#define MIPS_CPU_EJTAG (1ull << 14) /* EJTAG exception */
> +#define MIPS_CPU_NOFPUEX (1ull << 15) /* no FPU exception */
> +#define MIPS_CPU_LLSC (1ull << 16) /* CPU has ll/sc instructions */
> +#define MIPS_CPU_INCLUSIVE_CACHES (1ull << 17) /* P-cache subset enforced */
> +#define MIPS_CPU_PREFETCH (1ull << 18) /* CPU has usable prefetch */
> +#define MIPS_CPU_VINT (1ull << 19) /* CPU supports MIPSR2 vectored interrupts */
> +#define MIPS_CPU_VEIC (1ull << 20) /* CPU supports MIPSR2 external interrupt controller mode */
> +#define MIPS_CPU_ULRI (1ull << 21) /* CPU has ULRI feature */
> +#define MIPS_CPU_PCI (1ull << 22) /* CPU has Perf Ctr Int indicator */
> +#define MIPS_CPU_RIXI (1ull << 23) /* CPU has TLB Read/eXec Inhibit */
> +#define MIPS_CPU_MICROMIPS (1ull << 24) /* CPU has microMIPS capability */
> +#define MIPS_CPU_TLBINV (1ull << 25) /* CPU supports TLBINV/F */
> +#define MIPS_CPU_SEGMENTS (1ull << 26) /* CPU supports Segmentation Control registers */
> +#define MIPS_CPU_EVA (1ull << 27) /* CPU supports Enhanced Virtual Addressing */
> +#define MIPS_CPU_HTW (1ull << 28) /* CPU support Hardware Page Table Walker */
> +#define MIPS_CPU_RIXIEX (1ull << 29) /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
> +#define MIPS_CPU_MAAR (1ull << 30) /* MAAR(I) registers are present */
> +#define MIPS_CPU_FRE (1ull << 31) /* FRE & UFE bits implemented */
> +#define MIPS_CPU_RW_LLB (1ull << 32) /* LLADDR/LLB writes are allowed */
> +#define MIPS_CPU_XPA (1ull << 33) /* CPU supports Extended Physical Addressing */
> +#define MIPS_CPU_CDMM (1ull << 34) /* CPU has Common Device Memory Map */
>
Isn't more readable to use BIT_ULL ?
--
Ezequiel Garcia, VanguardiaSur
www.vanguardiasur.com.ar
^ permalink raw reply [flat|nested] 12+ messages in thread
* Re: [PATCH 2/2] MIPS: cpu: Convert MIPS_CPU_* defs to (1ull << x)
@ 2015-05-13 16:01 ` James Hogan
0 siblings, 0 replies; 12+ messages in thread
From: James Hogan @ 2015-05-13 16:01 UTC (permalink / raw)
To: Ezequiel Garcia, Ralf Baechle, linux-mips
[-- Attachment #1: Type: text/plain, Size: 7169 bytes --]
Hi Ezequiel,
On 13/05/15 16:38, Ezequiel Garcia wrote:
>
>
> On 05/13/2015 12:17 PM, James Hogan wrote:
>> The MIPS_CPU_* definitions have now filled the first 32-bits, and are
>> getting longer since they're written in hex without zero padding. Adding
>> my 8 extra MIPS_CPU_* definitions which I haven't upstreamed yet this is
>> getting increasingly ugly as the comments get shifted progressively to
>> the right. Its also error prone, and I've seen this cause mistakes on 3
>> separate occasions now, not helped by it being a conflict hotspot.
>>
>> Convert all the MIPS_CPU_* definitions to the form (1ull << x). Humans
>> are better at incrementing than shifting.
>>
>> Signed-off-by: James Hogan <james.hogan@imgtec.com>
>> Cc: Ralf Baechle <ralf@linux-mips.org>
>> Cc: linux-mips@linux-mips.org
>> ---
>> arch/mips/include/asm/cpu.h | 70 ++++++++++++++++++++++-----------------------
>> 1 file changed, 35 insertions(+), 35 deletions(-)
>>
>> diff --git a/arch/mips/include/asm/cpu.h b/arch/mips/include/asm/cpu.h
>> index c45c20db460d..a80819c50e88 100644
>> --- a/arch/mips/include/asm/cpu.h
>> +++ b/arch/mips/include/asm/cpu.h
>> @@ -344,41 +344,41 @@ enum cpu_type_enum {
>> /*
>> * CPU Option encodings
>> */
>> -#define MIPS_CPU_TLB 0x00000001ull /* CPU has TLB */
>> -#define MIPS_CPU_4KEX 0x00000002ull /* "R4K" exception model */
>> -#define MIPS_CPU_3K_CACHE 0x00000004ull /* R3000-style caches */
>> -#define MIPS_CPU_4K_CACHE 0x00000008ull /* R4000-style caches */
>> -#define MIPS_CPU_TX39_CACHE 0x00000010ull /* TX3900-style caches */
>> -#define MIPS_CPU_FPU 0x00000020ull /* CPU has FPU */
>> -#define MIPS_CPU_32FPR 0x00000040ull /* 32 dbl. prec. FP registers */
>> -#define MIPS_CPU_COUNTER 0x00000080ull /* Cycle count/compare */
>> -#define MIPS_CPU_WATCH 0x00000100ull /* watchpoint registers */
>> -#define MIPS_CPU_DIVEC 0x00000200ull /* dedicated interrupt vector */
>> -#define MIPS_CPU_VCE 0x00000400ull /* virt. coherence conflict possible */
>> -#define MIPS_CPU_CACHE_CDEX_P 0x00000800ull /* Create_Dirty_Exclusive CACHE op */
>> -#define MIPS_CPU_CACHE_CDEX_S 0x00001000ull /* ... same for seconary cache ... */
>> -#define MIPS_CPU_MCHECK 0x00002000ull /* Machine check exception */
>> -#define MIPS_CPU_EJTAG 0x00004000ull /* EJTAG exception */
>> -#define MIPS_CPU_NOFPUEX 0x00008000ull /* no FPU exception */
>> -#define MIPS_CPU_LLSC 0x00010000ull /* CPU has ll/sc instructions */
>> -#define MIPS_CPU_INCLUSIVE_CACHES 0x00020000ull /* P-cache subset enforced */
>> -#define MIPS_CPU_PREFETCH 0x00040000ull /* CPU has usable prefetch */
>> -#define MIPS_CPU_VINT 0x00080000ull /* CPU supports MIPSR2 vectored interrupts */
>> -#define MIPS_CPU_VEIC 0x00100000ull /* CPU supports MIPSR2 external interrupt controller mode */
>> -#define MIPS_CPU_ULRI 0x00200000ull /* CPU has ULRI feature */
>> -#define MIPS_CPU_PCI 0x00400000ull /* CPU has Perf Ctr Int indicator */
>> -#define MIPS_CPU_RIXI 0x00800000ull /* CPU has TLB Read/eXec Inhibit */
>> -#define MIPS_CPU_MICROMIPS 0x01000000ull /* CPU has microMIPS capability */
>> -#define MIPS_CPU_TLBINV 0x02000000ull /* CPU supports TLBINV/F */
>> -#define MIPS_CPU_SEGMENTS 0x04000000ull /* CPU supports Segmentation Control registers */
>> -#define MIPS_CPU_EVA 0x08000000ull /* CPU supports Enhanced Virtual Addressing */
>> -#define MIPS_CPU_HTW 0x10000000ull /* CPU support Hardware Page Table Walker */
>> -#define MIPS_CPU_RIXIEX 0x20000000ull /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
>> -#define MIPS_CPU_MAAR 0x40000000ull /* MAAR(I) registers are present */
>> -#define MIPS_CPU_FRE 0x80000000ull /* FRE & UFE bits implemented */
>> -#define MIPS_CPU_RW_LLB 0x100000000ull /* LLADDR/LLB writes are allowed */
>> -#define MIPS_CPU_XPA 0x200000000ull /* CPU supports Extended Physical Addressing */
>> -#define MIPS_CPU_CDMM 0x400000000ull /* CPU has Common Device Memory Map */
>> +#define MIPS_CPU_TLB (1ull << 0) /* CPU has TLB */
>> +#define MIPS_CPU_4KEX (1ull << 1) /* "R4K" exception model */
>> +#define MIPS_CPU_3K_CACHE (1ull << 2) /* R3000-style caches */
>> +#define MIPS_CPU_4K_CACHE (1ull << 3) /* R4000-style caches */
>> +#define MIPS_CPU_TX39_CACHE (1ull << 4) /* TX3900-style caches */
>> +#define MIPS_CPU_FPU (1ull << 5) /* CPU has FPU */
>> +#define MIPS_CPU_32FPR (1ull << 6) /* 32 dbl. prec. FP registers */
>> +#define MIPS_CPU_COUNTER (1ull << 7) /* Cycle count/compare */
>> +#define MIPS_CPU_WATCH (1ull << 8) /* watchpoint registers */
>> +#define MIPS_CPU_DIVEC (1ull << 9) /* dedicated interrupt vector */
>> +#define MIPS_CPU_VCE (1ull << 10) /* virt. coherence conflict possible */
>> +#define MIPS_CPU_CACHE_CDEX_P (1ull << 11) /* Create_Dirty_Exclusive CACHE op */
>> +#define MIPS_CPU_CACHE_CDEX_S (1ull << 12) /* ... same for seconary cache ... */
>> +#define MIPS_CPU_MCHECK (1ull << 13) /* Machine check exception */
>> +#define MIPS_CPU_EJTAG (1ull << 14) /* EJTAG exception */
>> +#define MIPS_CPU_NOFPUEX (1ull << 15) /* no FPU exception */
>> +#define MIPS_CPU_LLSC (1ull << 16) /* CPU has ll/sc instructions */
>> +#define MIPS_CPU_INCLUSIVE_CACHES (1ull << 17) /* P-cache subset enforced */
>> +#define MIPS_CPU_PREFETCH (1ull << 18) /* CPU has usable prefetch */
>> +#define MIPS_CPU_VINT (1ull << 19) /* CPU supports MIPSR2 vectored interrupts */
>> +#define MIPS_CPU_VEIC (1ull << 20) /* CPU supports MIPSR2 external interrupt controller mode */
>> +#define MIPS_CPU_ULRI (1ull << 21) /* CPU has ULRI feature */
>> +#define MIPS_CPU_PCI (1ull << 22) /* CPU has Perf Ctr Int indicator */
>> +#define MIPS_CPU_RIXI (1ull << 23) /* CPU has TLB Read/eXec Inhibit */
>> +#define MIPS_CPU_MICROMIPS (1ull << 24) /* CPU has microMIPS capability */
>> +#define MIPS_CPU_TLBINV (1ull << 25) /* CPU supports TLBINV/F */
>> +#define MIPS_CPU_SEGMENTS (1ull << 26) /* CPU supports Segmentation Control registers */
>> +#define MIPS_CPU_EVA (1ull << 27) /* CPU supports Enhanced Virtual Addressing */
>> +#define MIPS_CPU_HTW (1ull << 28) /* CPU support Hardware Page Table Walker */
>> +#define MIPS_CPU_RIXIEX (1ull << 29) /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
>> +#define MIPS_CPU_MAAR (1ull << 30) /* MAAR(I) registers are present */
>> +#define MIPS_CPU_FRE (1ull << 31) /* FRE & UFE bits implemented */
>> +#define MIPS_CPU_RW_LLB (1ull << 32) /* LLADDR/LLB writes are allowed */
>> +#define MIPS_CPU_XPA (1ull << 33) /* CPU supports Extended Physical Addressing */
>> +#define MIPS_CPU_CDMM (1ull << 34) /* CPU has Common Device Memory Map */
>>
>
> Isn't more readable to use BIT_ULL ?
>
Indeed, but unfortunately including <linux/bitops.h> would give you
include recursion:
arch/mips/include/asm/cpu.h
include/linux/bitops.h
arch/mips/include/asm/bitops.h
arch/mips/include/asm/cpu-features.h
arch/mips/include/asm/cpu.h
and as a result the compiler complains that the various cpu_has_* defs
in arch/mips/include/asm/bitops.h are undeclared.
Cheers
James
[-- Attachment #2: OpenPGP digital signature --]
[-- Type: application/pgp-signature, Size: 819 bytes --]
^ permalink raw reply [flat|nested] 12+ messages in thread
* Re: [PATCH 2/2] MIPS: cpu: Convert MIPS_CPU_* defs to (1ull << x)
@ 2015-05-13 16:01 ` James Hogan
0 siblings, 0 replies; 12+ messages in thread
From: James Hogan @ 2015-05-13 16:01 UTC (permalink / raw)
To: Ezequiel Garcia, Ralf Baechle, linux-mips
[-- Attachment #1: Type: text/plain, Size: 7169 bytes --]
Hi Ezequiel,
On 13/05/15 16:38, Ezequiel Garcia wrote:
>
>
> On 05/13/2015 12:17 PM, James Hogan wrote:
>> The MIPS_CPU_* definitions have now filled the first 32-bits, and are
>> getting longer since they're written in hex without zero padding. Adding
>> my 8 extra MIPS_CPU_* definitions which I haven't upstreamed yet this is
>> getting increasingly ugly as the comments get shifted progressively to
>> the right. Its also error prone, and I've seen this cause mistakes on 3
>> separate occasions now, not helped by it being a conflict hotspot.
>>
>> Convert all the MIPS_CPU_* definitions to the form (1ull << x). Humans
>> are better at incrementing than shifting.
>>
>> Signed-off-by: James Hogan <james.hogan@imgtec.com>
>> Cc: Ralf Baechle <ralf@linux-mips.org>
>> Cc: linux-mips@linux-mips.org
>> ---
>> arch/mips/include/asm/cpu.h | 70 ++++++++++++++++++++++-----------------------
>> 1 file changed, 35 insertions(+), 35 deletions(-)
>>
>> diff --git a/arch/mips/include/asm/cpu.h b/arch/mips/include/asm/cpu.h
>> index c45c20db460d..a80819c50e88 100644
>> --- a/arch/mips/include/asm/cpu.h
>> +++ b/arch/mips/include/asm/cpu.h
>> @@ -344,41 +344,41 @@ enum cpu_type_enum {
>> /*
>> * CPU Option encodings
>> */
>> -#define MIPS_CPU_TLB 0x00000001ull /* CPU has TLB */
>> -#define MIPS_CPU_4KEX 0x00000002ull /* "R4K" exception model */
>> -#define MIPS_CPU_3K_CACHE 0x00000004ull /* R3000-style caches */
>> -#define MIPS_CPU_4K_CACHE 0x00000008ull /* R4000-style caches */
>> -#define MIPS_CPU_TX39_CACHE 0x00000010ull /* TX3900-style caches */
>> -#define MIPS_CPU_FPU 0x00000020ull /* CPU has FPU */
>> -#define MIPS_CPU_32FPR 0x00000040ull /* 32 dbl. prec. FP registers */
>> -#define MIPS_CPU_COUNTER 0x00000080ull /* Cycle count/compare */
>> -#define MIPS_CPU_WATCH 0x00000100ull /* watchpoint registers */
>> -#define MIPS_CPU_DIVEC 0x00000200ull /* dedicated interrupt vector */
>> -#define MIPS_CPU_VCE 0x00000400ull /* virt. coherence conflict possible */
>> -#define MIPS_CPU_CACHE_CDEX_P 0x00000800ull /* Create_Dirty_Exclusive CACHE op */
>> -#define MIPS_CPU_CACHE_CDEX_S 0x00001000ull /* ... same for seconary cache ... */
>> -#define MIPS_CPU_MCHECK 0x00002000ull /* Machine check exception */
>> -#define MIPS_CPU_EJTAG 0x00004000ull /* EJTAG exception */
>> -#define MIPS_CPU_NOFPUEX 0x00008000ull /* no FPU exception */
>> -#define MIPS_CPU_LLSC 0x00010000ull /* CPU has ll/sc instructions */
>> -#define MIPS_CPU_INCLUSIVE_CACHES 0x00020000ull /* P-cache subset enforced */
>> -#define MIPS_CPU_PREFETCH 0x00040000ull /* CPU has usable prefetch */
>> -#define MIPS_CPU_VINT 0x00080000ull /* CPU supports MIPSR2 vectored interrupts */
>> -#define MIPS_CPU_VEIC 0x00100000ull /* CPU supports MIPSR2 external interrupt controller mode */
>> -#define MIPS_CPU_ULRI 0x00200000ull /* CPU has ULRI feature */
>> -#define MIPS_CPU_PCI 0x00400000ull /* CPU has Perf Ctr Int indicator */
>> -#define MIPS_CPU_RIXI 0x00800000ull /* CPU has TLB Read/eXec Inhibit */
>> -#define MIPS_CPU_MICROMIPS 0x01000000ull /* CPU has microMIPS capability */
>> -#define MIPS_CPU_TLBINV 0x02000000ull /* CPU supports TLBINV/F */
>> -#define MIPS_CPU_SEGMENTS 0x04000000ull /* CPU supports Segmentation Control registers */
>> -#define MIPS_CPU_EVA 0x08000000ull /* CPU supports Enhanced Virtual Addressing */
>> -#define MIPS_CPU_HTW 0x10000000ull /* CPU support Hardware Page Table Walker */
>> -#define MIPS_CPU_RIXIEX 0x20000000ull /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
>> -#define MIPS_CPU_MAAR 0x40000000ull /* MAAR(I) registers are present */
>> -#define MIPS_CPU_FRE 0x80000000ull /* FRE & UFE bits implemented */
>> -#define MIPS_CPU_RW_LLB 0x100000000ull /* LLADDR/LLB writes are allowed */
>> -#define MIPS_CPU_XPA 0x200000000ull /* CPU supports Extended Physical Addressing */
>> -#define MIPS_CPU_CDMM 0x400000000ull /* CPU has Common Device Memory Map */
>> +#define MIPS_CPU_TLB (1ull << 0) /* CPU has TLB */
>> +#define MIPS_CPU_4KEX (1ull << 1) /* "R4K" exception model */
>> +#define MIPS_CPU_3K_CACHE (1ull << 2) /* R3000-style caches */
>> +#define MIPS_CPU_4K_CACHE (1ull << 3) /* R4000-style caches */
>> +#define MIPS_CPU_TX39_CACHE (1ull << 4) /* TX3900-style caches */
>> +#define MIPS_CPU_FPU (1ull << 5) /* CPU has FPU */
>> +#define MIPS_CPU_32FPR (1ull << 6) /* 32 dbl. prec. FP registers */
>> +#define MIPS_CPU_COUNTER (1ull << 7) /* Cycle count/compare */
>> +#define MIPS_CPU_WATCH (1ull << 8) /* watchpoint registers */
>> +#define MIPS_CPU_DIVEC (1ull << 9) /* dedicated interrupt vector */
>> +#define MIPS_CPU_VCE (1ull << 10) /* virt. coherence conflict possible */
>> +#define MIPS_CPU_CACHE_CDEX_P (1ull << 11) /* Create_Dirty_Exclusive CACHE op */
>> +#define MIPS_CPU_CACHE_CDEX_S (1ull << 12) /* ... same for seconary cache ... */
>> +#define MIPS_CPU_MCHECK (1ull << 13) /* Machine check exception */
>> +#define MIPS_CPU_EJTAG (1ull << 14) /* EJTAG exception */
>> +#define MIPS_CPU_NOFPUEX (1ull << 15) /* no FPU exception */
>> +#define MIPS_CPU_LLSC (1ull << 16) /* CPU has ll/sc instructions */
>> +#define MIPS_CPU_INCLUSIVE_CACHES (1ull << 17) /* P-cache subset enforced */
>> +#define MIPS_CPU_PREFETCH (1ull << 18) /* CPU has usable prefetch */
>> +#define MIPS_CPU_VINT (1ull << 19) /* CPU supports MIPSR2 vectored interrupts */
>> +#define MIPS_CPU_VEIC (1ull << 20) /* CPU supports MIPSR2 external interrupt controller mode */
>> +#define MIPS_CPU_ULRI (1ull << 21) /* CPU has ULRI feature */
>> +#define MIPS_CPU_PCI (1ull << 22) /* CPU has Perf Ctr Int indicator */
>> +#define MIPS_CPU_RIXI (1ull << 23) /* CPU has TLB Read/eXec Inhibit */
>> +#define MIPS_CPU_MICROMIPS (1ull << 24) /* CPU has microMIPS capability */
>> +#define MIPS_CPU_TLBINV (1ull << 25) /* CPU supports TLBINV/F */
>> +#define MIPS_CPU_SEGMENTS (1ull << 26) /* CPU supports Segmentation Control registers */
>> +#define MIPS_CPU_EVA (1ull << 27) /* CPU supports Enhanced Virtual Addressing */
>> +#define MIPS_CPU_HTW (1ull << 28) /* CPU support Hardware Page Table Walker */
>> +#define MIPS_CPU_RIXIEX (1ull << 29) /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
>> +#define MIPS_CPU_MAAR (1ull << 30) /* MAAR(I) registers are present */
>> +#define MIPS_CPU_FRE (1ull << 31) /* FRE & UFE bits implemented */
>> +#define MIPS_CPU_RW_LLB (1ull << 32) /* LLADDR/LLB writes are allowed */
>> +#define MIPS_CPU_XPA (1ull << 33) /* CPU supports Extended Physical Addressing */
>> +#define MIPS_CPU_CDMM (1ull << 34) /* CPU has Common Device Memory Map */
>>
>
> Isn't more readable to use BIT_ULL ?
>
Indeed, but unfortunately including <linux/bitops.h> would give you
include recursion:
arch/mips/include/asm/cpu.h
include/linux/bitops.h
arch/mips/include/asm/bitops.h
arch/mips/include/asm/cpu-features.h
arch/mips/include/asm/cpu.h
and as a result the compiler complains that the various cpu_has_* defs
in arch/mips/include/asm/bitops.h are undeclared.
Cheers
James
[-- Attachment #2: OpenPGP digital signature --]
[-- Type: application/pgp-signature, Size: 819 bytes --]
^ permalink raw reply [flat|nested] 12+ messages in thread
* Re: [PATCH 2/2] MIPS: cpu: Convert MIPS_CPU_* defs to (1ull << x)
2015-05-13 15:17 ` James Hogan
(?)
(?)
@ 2015-05-13 17:22 ` Sergei Shtylyov
-1 siblings, 0 replies; 12+ messages in thread
From: Sergei Shtylyov @ 2015-05-13 17:22 UTC (permalink / raw)
To: James Hogan, Ralf Baechle, linux-mips
Hello.
On 05/13/2015 06:17 PM, James Hogan wrote:
> The MIPS_CPU_* definitions have now filled the first 32-bits, and are
> getting longer since they're written in hex without zero padding. Adding
> my 8 extra MIPS_CPU_* definitions which I haven't upstreamed yet this is
> getting increasingly ugly as the comments get shifted progressively to
> the right. Its also error prone, and I've seen this cause mistakes on 3
> separate occasions now, not helped by it being a conflict hotspot.
> Convert all the MIPS_CPU_* definitions to the form (1ull << x). Humans
> are better at incrementing than shifting.
I'm suggesting to use BIT_ULL() then.
> Signed-off-by: James Hogan <james.hogan@imgtec.com>
WBR, Sergei
^ permalink raw reply [flat|nested] 12+ messages in thread
* Re: [PATCH 1/2] MIPS: cpu: Alter MIPS_CPU_* definitions to fill gap
2015-05-13 15:17 ` James Hogan
(?)
@ 2015-05-15 19:14 ` Ralf Baechle
2015-05-16 1:42 ` Maciej W. Rozycki
-1 siblings, 1 reply; 12+ messages in thread
From: Ralf Baechle @ 2015-05-15 19:14 UTC (permalink / raw)
To: James Hogan; +Cc: linux-mips, Markos Chandras
On Wed, May 13, 2015 at 04:17:13PM +0100, James Hogan wrote:
> The MIPS_CPU_* definitions accidentally missed bits 27..30 when
> MIPS_CPU_EVA was added, and further definitions have continued from
> there.
>
> Shift all the definitions since MIPS_CPU_EVA right by 4 so there are no
> gaps.
I like the patches but I think there is a bit more cleanup to be done
here. For one, we're using long longs to store the CPU feature flags
and while recent versions of GCC appear to be smarter, older versions
used to load both 32 bit words of a long long into a register for any
kind of arithmetic or test on the value. So I'd be happy if we could
go back to sorting bits in an array of longs. And then maybe use
test_bit() for testing the bits. And use an enum to number the bits.
After solving the include ordering issue, that is ...
Ralf
^ permalink raw reply [flat|nested] 12+ messages in thread
* Re: [PATCH 1/2] MIPS: cpu: Alter MIPS_CPU_* definitions to fill gap
2015-05-15 19:14 ` Ralf Baechle
@ 2015-05-16 1:42 ` Maciej W. Rozycki
0 siblings, 0 replies; 12+ messages in thread
From: Maciej W. Rozycki @ 2015-05-16 1:42 UTC (permalink / raw)
To: Ralf Baechle; +Cc: James Hogan, linux-mips, Markos Chandras
On Fri, 15 May 2015, Ralf Baechle wrote:
> After solving the include ordering issue, that is ...
I think the issue just means these generic BIT* macros (and GENMASK* too)
belong to a header that does not rely on machine dependencies. And quite
possibly one that has no C code at all as they would be useful, in a
variant appropriately defined, for assembly code too (e.g. to replace
stuff in <asm/mipsregs.h> where we have `(_ULCAST_(1) << 0)', etc.).
Putting them back to <linux/types.h> where some of them originally came
from with d05be13b might be one option.
Maciej
^ permalink raw reply [flat|nested] 12+ messages in thread
end of thread, other threads:[~2015-05-16 1:42 UTC | newest]
Thread overview: 12+ messages (download: mbox.gz / follow: Atom feed)
-- links below jump to the message on this page --
2015-05-13 15:17 [PATCH 0/2] MIPS: cpu: Clean up MIPS_CPU_* definitions James Hogan
2015-05-13 15:17 ` James Hogan
2015-05-13 15:17 ` [PATCH 1/2] MIPS: cpu: Alter MIPS_CPU_* definitions to fill gap James Hogan
2015-05-13 15:17 ` James Hogan
2015-05-15 19:14 ` Ralf Baechle
2015-05-16 1:42 ` Maciej W. Rozycki
2015-05-13 15:17 ` [PATCH 2/2] MIPS: cpu: Convert MIPS_CPU_* defs to (1ull << x) James Hogan
2015-05-13 15:17 ` James Hogan
2015-05-13 15:38 ` Ezequiel Garcia
2015-05-13 16:01 ` James Hogan
2015-05-13 16:01 ` James Hogan
2015-05-13 17:22 ` Sergei Shtylyov
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.