* [PATCH 0/2] clk: imx: imx7d: Fixes for imx7d-ccm clock driver
@ 2017-07-18 7:44 ` Adriana Reus
0 siblings, 0 replies; 13+ messages in thread
From: Adriana Reus @ 2017-07-18 7:44 UTC (permalink / raw)
To: sboyd, mturquette
Cc: linux-clk, linux-arm-kernel, devicetree, robh+dt, fabio.estevam,
shawnguo, anson.huang, Adriana Reus
The first patch sets the OCRAM_CLK parent to main_axi_root_clk instead of
axi_post_div.
The second patch removes the ARM_M0 clock.
IMX7d does not have an M0 and this clock is not otherwise used.
Adriana Reus (2):
clk: imx: imx7d: Fix parent clock for OCRAM_CLK
clk: imx: imx7d: Remove ARM_M0 clock
drivers/clk/imx/clk-imx7d.c | 11 +-
include/dt-bindings/clock/imx7d-clock.h | 742 ++++++++++++++++----------------
2 files changed, 370 insertions(+), 383 deletions(-)
--
2.7.4
^ permalink raw reply [flat|nested] 13+ messages in thread
* [PATCH 0/2] clk: imx: imx7d: Fixes for imx7d-ccm clock driver
@ 2017-07-18 7:44 ` Adriana Reus
0 siblings, 0 replies; 13+ messages in thread
From: Adriana Reus @ 2017-07-18 7:44 UTC (permalink / raw)
To: linux-arm-kernel
The first patch sets the OCRAM_CLK parent to main_axi_root_clk instead of
axi_post_div.
The second patch removes the ARM_M0 clock.
IMX7d does not have an M0 and this clock is not otherwise used.
Adriana Reus (2):
clk: imx: imx7d: Fix parent clock for OCRAM_CLK
clk: imx: imx7d: Remove ARM_M0 clock
drivers/clk/imx/clk-imx7d.c | 11 +-
include/dt-bindings/clock/imx7d-clock.h | 742 ++++++++++++++++----------------
2 files changed, 370 insertions(+), 383 deletions(-)
--
2.7.4
^ permalink raw reply [flat|nested] 13+ messages in thread
* [PATCH 1/2] clk: imx: imx7d: Fix parent clock for OCRAM_CLK
2017-07-18 7:44 ` Adriana Reus
@ 2017-07-18 7:44 ` Adriana Reus
-1 siblings, 0 replies; 13+ messages in thread
From: Adriana Reus @ 2017-07-18 7:44 UTC (permalink / raw)
To: sboyd, mturquette
Cc: linux-clk, linux-arm-kernel, devicetree, robh+dt, fabio.estevam,
shawnguo, anson.huang, Adriana Reus
The parent of OCRAM_CLK should be axi_main_root_clk
and not axi_post_div.
before:
axi_src 1 1 332307692 0 0
axi_cg 1 1 332307692 0 0
axi_pre_div 1 1 332307692 0 0
axi_post_div 1 1 332307692 0 0
ocram_clk 0 0 332307692 0 0
main_axi_root_clk 1 1 332307692 0 0
after:
axi_src 1 1 332307692 0 0
axi_cg 1 1 332307692 0 0
axi_pre_div 1 1 332307692 0 0
axi_post_div 1 1 332307692 0 0
main_axi_root_clk 1 1 332307692 0 0
ocram_clk 0 0 332307692 0 0
Signed-off-by: Adriana Reus <adriana.reus@nxp.com>
---
drivers/clk/imx/clk-imx7d.c | 2 +-
1 file changed, 1 insertion(+), 1 deletion(-)
diff --git a/drivers/clk/imx/clk-imx7d.c b/drivers/clk/imx/clk-imx7d.c
index 3da1218..10f6a10 100644
--- a/drivers/clk/imx/clk-imx7d.c
+++ b/drivers/clk/imx/clk-imx7d.c
@@ -797,7 +797,7 @@ static void __init imx7d_clocks_init(struct device_node *ccm_node)
clks[IMX7D_MAIN_AXI_ROOT_CLK] = imx_clk_gate4("main_axi_root_clk", "axi_post_div", base + 0x4040, 0);
clks[IMX7D_DISP_AXI_ROOT_CLK] = imx_clk_gate4("disp_axi_root_clk", "disp_axi_post_div", base + 0x4050, 0);
clks[IMX7D_ENET_AXI_ROOT_CLK] = imx_clk_gate4("enet_axi_root_clk", "enet_axi_post_div", base + 0x4060, 0);
- clks[IMX7D_OCRAM_CLK] = imx_clk_gate4("ocram_clk", "axi_post_div", base + 0x4110, 0);
+ clks[IMX7D_OCRAM_CLK] = imx_clk_gate4("ocram_clk", "main_axi_root_clk", base + 0x4110, 0);
clks[IMX7D_OCRAM_S_CLK] = imx_clk_gate4("ocram_s_clk", "ahb_root_clk", base + 0x4120, 0);
clks[IMX7D_DRAM_ROOT_CLK] = imx_clk_gate4("dram_root_clk", "dram_post_div", base + 0x4130, 0);
clks[IMX7D_DRAM_PHYM_ROOT_CLK] = imx_clk_gate4("dram_phym_root_clk", "dram_phym_cg", base + 0x4130, 0);
--
2.7.4
^ permalink raw reply related [flat|nested] 13+ messages in thread
* [PATCH 1/2] clk: imx: imx7d: Fix parent clock for OCRAM_CLK
@ 2017-07-18 7:44 ` Adriana Reus
0 siblings, 0 replies; 13+ messages in thread
From: Adriana Reus @ 2017-07-18 7:44 UTC (permalink / raw)
To: linux-arm-kernel
The parent of OCRAM_CLK should be axi_main_root_clk
and not axi_post_div.
before:
axi_src 1 1 332307692 0 0
axi_cg 1 1 332307692 0 0
axi_pre_div 1 1 332307692 0 0
axi_post_div 1 1 332307692 0 0
ocram_clk 0 0 332307692 0 0
main_axi_root_clk 1 1 332307692 0 0
after:
axi_src 1 1 332307692 0 0
axi_cg 1 1 332307692 0 0
axi_pre_div 1 1 332307692 0 0
axi_post_div 1 1 332307692 0 0
main_axi_root_clk 1 1 332307692 0 0
ocram_clk 0 0 332307692 0 0
Signed-off-by: Adriana Reus <adriana.reus@nxp.com>
---
drivers/clk/imx/clk-imx7d.c | 2 +-
1 file changed, 1 insertion(+), 1 deletion(-)
diff --git a/drivers/clk/imx/clk-imx7d.c b/drivers/clk/imx/clk-imx7d.c
index 3da1218..10f6a10 100644
--- a/drivers/clk/imx/clk-imx7d.c
+++ b/drivers/clk/imx/clk-imx7d.c
@@ -797,7 +797,7 @@ static void __init imx7d_clocks_init(struct device_node *ccm_node)
clks[IMX7D_MAIN_AXI_ROOT_CLK] = imx_clk_gate4("main_axi_root_clk", "axi_post_div", base + 0x4040, 0);
clks[IMX7D_DISP_AXI_ROOT_CLK] = imx_clk_gate4("disp_axi_root_clk", "disp_axi_post_div", base + 0x4050, 0);
clks[IMX7D_ENET_AXI_ROOT_CLK] = imx_clk_gate4("enet_axi_root_clk", "enet_axi_post_div", base + 0x4060, 0);
- clks[IMX7D_OCRAM_CLK] = imx_clk_gate4("ocram_clk", "axi_post_div", base + 0x4110, 0);
+ clks[IMX7D_OCRAM_CLK] = imx_clk_gate4("ocram_clk", "main_axi_root_clk", base + 0x4110, 0);
clks[IMX7D_OCRAM_S_CLK] = imx_clk_gate4("ocram_s_clk", "ahb_root_clk", base + 0x4120, 0);
clks[IMX7D_DRAM_ROOT_CLK] = imx_clk_gate4("dram_root_clk", "dram_post_div", base + 0x4130, 0);
clks[IMX7D_DRAM_PHYM_ROOT_CLK] = imx_clk_gate4("dram_phym_root_clk", "dram_phym_cg", base + 0x4130, 0);
--
2.7.4
^ permalink raw reply related [flat|nested] 13+ messages in thread
* [PATCH 2/2] clk: imx: imx7d: Remove ARM_M0 clock
2017-07-18 7:44 ` Adriana Reus
@ 2017-07-18 7:44 ` Adriana Reus
-1 siblings, 0 replies; 13+ messages in thread
From: Adriana Reus @ 2017-07-18 7:44 UTC (permalink / raw)
To: sboyd, mturquette
Cc: linux-clk, linux-arm-kernel, devicetree, robh+dt, fabio.estevam,
shawnguo, anson.huang, Adriana Reus
IMX7d does not have an M0 Core and this particular
clock doesn't seem connected to anything else.
Remove this entry from the CCM driver and fix index
for the remaining clocks.
Signed-off-by: Adriana Reus <adriana.reus@nxp.com>
---
drivers/clk/imx/clk-imx7d.c | 9 -
include/dt-bindings/clock/imx7d-clock.h | 742 ++++++++++++++++----------------
2 files changed, 369 insertions(+), 382 deletions(-)
diff --git a/drivers/clk/imx/clk-imx7d.c b/drivers/clk/imx/clk-imx7d.c
index 10f6a10..6fc2e3f 100644
--- a/drivers/clk/imx/clk-imx7d.c
+++ b/drivers/clk/imx/clk-imx7d.c
@@ -54,11 +54,6 @@ static const char *arm_m4_sel[] = { "osc", "pll_sys_main_240m_clk",
"pll_dram_533m_clk", "pll_audio_post_div", "pll_video_main_clk",
"pll_usb_main_clk", };
-static const char *arm_m0_sel[] = { "osc", "pll_sys_main_120m_clk",
- "pll_enet_125m_clk", "pll_sys_pfd2_135m_clk",
- "pll_dram_533m_clk", "pll_audio_post_div", "pll_video_main_clk",
- "pll_usb_main_clk", };
-
static const char *axi_sel[] = { "osc", "pll_sys_pfd1_332m_clk",
"pll_dram_533m_clk", "pll_enet_250m_clk", "pll_sys_pfd5_clk",
"pll_audio_post_div", "pll_video_main_clk", "pll_sys_pfd7_clk", };
@@ -510,7 +505,6 @@ static void __init imx7d_clocks_init(struct device_node *ccm_node)
clks[IMX7D_ARM_A7_ROOT_SRC] = imx_clk_mux2("arm_a7_src", base + 0x8000, 24, 3, arm_a7_sel, ARRAY_SIZE(arm_a7_sel));
clks[IMX7D_ARM_M4_ROOT_SRC] = imx_clk_mux2("arm_m4_src", base + 0x8080, 24, 3, arm_m4_sel, ARRAY_SIZE(arm_m4_sel));
- clks[IMX7D_ARM_M0_ROOT_SRC] = imx_clk_mux2("arm_m0_src", base + 0x8100, 24, 3, arm_m0_sel, ARRAY_SIZE(arm_m0_sel));
clks[IMX7D_MAIN_AXI_ROOT_SRC] = imx_clk_mux2("axi_src", base + 0x8800, 24, 3, axi_sel, ARRAY_SIZE(axi_sel));
clks[IMX7D_DISP_AXI_ROOT_SRC] = imx_clk_mux2("disp_axi_src", base + 0x8880, 24, 3, disp_axi_sel, ARRAY_SIZE(disp_axi_sel));
clks[IMX7D_ENET_AXI_ROOT_SRC] = imx_clk_mux2("enet_axi_src", base + 0x8900, 24, 3, enet_axi_sel, ARRAY_SIZE(enet_axi_sel));
@@ -582,7 +576,6 @@ static void __init imx7d_clocks_init(struct device_node *ccm_node)
clks[IMX7D_ARM_A7_ROOT_CG] = imx_clk_gate3("arm_a7_cg", "arm_a7_src", base + 0x8000, 28);
clks[IMX7D_ARM_M4_ROOT_CG] = imx_clk_gate3("arm_m4_cg", "arm_m4_src", base + 0x8080, 28);
- clks[IMX7D_ARM_M0_ROOT_CG] = imx_clk_gate3("arm_m0_cg", "arm_m0_src", base + 0x8100, 28);
clks[IMX7D_MAIN_AXI_ROOT_CG] = imx_clk_gate3("axi_cg", "axi_src", base + 0x8800, 28);
clks[IMX7D_DISP_AXI_ROOT_CG] = imx_clk_gate3("disp_axi_cg", "disp_axi_src", base + 0x8880, 28);
clks[IMX7D_ENET_AXI_ROOT_CG] = imx_clk_gate3("enet_axi_cg", "enet_axi_src", base + 0x8900, 28);
@@ -721,7 +714,6 @@ static void __init imx7d_clocks_init(struct device_node *ccm_node)
clks[IMX7D_ARM_A7_ROOT_DIV] = imx_clk_divider2("arm_a7_div", "arm_a7_cg", base + 0x8000, 0, 3);
clks[IMX7D_ARM_M4_ROOT_DIV] = imx_clk_divider2("arm_m4_div", "arm_m4_cg", base + 0x8080, 0, 3);
- clks[IMX7D_ARM_M0_ROOT_DIV] = imx_clk_divider2("arm_m0_div", "arm_m0_cg", base + 0x8100, 0, 3);
clks[IMX7D_MAIN_AXI_ROOT_DIV] = imx_clk_divider2("axi_post_div", "axi_pre_div", base + 0x8800, 0, 6);
clks[IMX7D_DISP_AXI_ROOT_DIV] = imx_clk_divider2("disp_axi_post_div", "disp_axi_pre_div", base + 0x8880, 0, 6);
clks[IMX7D_ENET_AXI_ROOT_DIV] = imx_clk_divider2("enet_axi_post_div", "enet_axi_pre_div", base + 0x8900, 0, 6);
@@ -793,7 +785,6 @@ static void __init imx7d_clocks_init(struct device_node *ccm_node)
clks[IMX7D_ARM_A7_ROOT_CLK] = imx_clk_gate4("arm_a7_root_clk", "arm_a7_div", base + 0x4000, 0);
clks[IMX7D_ARM_M4_ROOT_CLK] = imx_clk_gate4("arm_m4_root_clk", "arm_m4_div", base + 0x4010, 0);
- clks[IMX7D_ARM_M0_ROOT_CLK] = imx_clk_gate4("arm_m0_root_clk", "arm_m0_div", base + 0x4020, 0);
clks[IMX7D_MAIN_AXI_ROOT_CLK] = imx_clk_gate4("main_axi_root_clk", "axi_post_div", base + 0x4040, 0);
clks[IMX7D_DISP_AXI_ROOT_CLK] = imx_clk_gate4("disp_axi_root_clk", "disp_axi_post_div", base + 0x4050, 0);
clks[IMX7D_ENET_AXI_ROOT_CLK] = imx_clk_gate4("enet_axi_root_clk", "enet_axi_post_div", base + 0x4060, 0);
diff --git a/include/dt-bindings/clock/imx7d-clock.h b/include/dt-bindings/clock/imx7d-clock.h
index de62a83..bf03b88 100644
--- a/include/dt-bindings/clock/imx7d-clock.h
+++ b/include/dt-bindings/clock/imx7d-clock.h
@@ -80,377 +80,373 @@
#define IMX7D_ARM_M4_ROOT_SRC 67
#define IMX7D_ARM_M4_ROOT_CG 68
#define IMX7D_ARM_M4_ROOT_DIV 69
-#define IMX7D_ARM_M0_ROOT_CLK 70
-#define IMX7D_ARM_M0_ROOT_SRC 71
-#define IMX7D_ARM_M0_ROOT_CG 72
-#define IMX7D_ARM_M0_ROOT_DIV 73
-#define IMX7D_MAIN_AXI_ROOT_CLK 74
-#define IMX7D_MAIN_AXI_ROOT_SRC 75
-#define IMX7D_MAIN_AXI_ROOT_CG 76
-#define IMX7D_MAIN_AXI_ROOT_DIV 77
-#define IMX7D_DISP_AXI_ROOT_CLK 78
-#define IMX7D_DISP_AXI_ROOT_SRC 79
-#define IMX7D_DISP_AXI_ROOT_CG 80
-#define IMX7D_DISP_AXI_ROOT_DIV 81
-#define IMX7D_ENET_AXI_ROOT_CLK 82
-#define IMX7D_ENET_AXI_ROOT_SRC 83
-#define IMX7D_ENET_AXI_ROOT_CG 84
-#define IMX7D_ENET_AXI_ROOT_DIV 85
-#define IMX7D_NAND_USDHC_BUS_ROOT_CLK 86
-#define IMX7D_NAND_USDHC_BUS_ROOT_SRC 87
-#define IMX7D_NAND_USDHC_BUS_ROOT_CG 88
-#define IMX7D_NAND_USDHC_BUS_ROOT_DIV 89
-#define IMX7D_AHB_CHANNEL_ROOT_CLK 90
-#define IMX7D_AHB_CHANNEL_ROOT_SRC 91
-#define IMX7D_AHB_CHANNEL_ROOT_CG 92
-#define IMX7D_AHB_CHANNEL_ROOT_DIV 93
-#define IMX7D_DRAM_PHYM_ROOT_CLK 94
-#define IMX7D_DRAM_PHYM_ROOT_SRC 95
-#define IMX7D_DRAM_PHYM_ROOT_CG 96
-#define IMX7D_DRAM_PHYM_ROOT_DIV 97
-#define IMX7D_DRAM_ROOT_CLK 98
-#define IMX7D_DRAM_ROOT_SRC 99
-#define IMX7D_DRAM_ROOT_CG 100
-#define IMX7D_DRAM_ROOT_DIV 101
-#define IMX7D_DRAM_PHYM_ALT_ROOT_CLK 102
-#define IMX7D_DRAM_PHYM_ALT_ROOT_SRC 103
-#define IMX7D_DRAM_PHYM_ALT_ROOT_CG 104
-#define IMX7D_DRAM_PHYM_ALT_ROOT_DIV 105
-#define IMX7D_DRAM_ALT_ROOT_CLK 106
-#define IMX7D_DRAM_ALT_ROOT_SRC 107
-#define IMX7D_DRAM_ALT_ROOT_CG 108
-#define IMX7D_DRAM_ALT_ROOT_DIV 109
-#define IMX7D_USB_HSIC_ROOT_CLK 110
-#define IMX7D_USB_HSIC_ROOT_SRC 111
-#define IMX7D_USB_HSIC_ROOT_CG 112
-#define IMX7D_USB_HSIC_ROOT_DIV 113
-#define IMX7D_PCIE_CTRL_ROOT_CLK 114
-#define IMX7D_PCIE_CTRL_ROOT_SRC 115
-#define IMX7D_PCIE_CTRL_ROOT_CG 116
-#define IMX7D_PCIE_CTRL_ROOT_DIV 117
-#define IMX7D_PCIE_PHY_ROOT_CLK 118
-#define IMX7D_PCIE_PHY_ROOT_SRC 119
-#define IMX7D_PCIE_PHY_ROOT_CG 120
-#define IMX7D_PCIE_PHY_ROOT_DIV 121
-#define IMX7D_EPDC_PIXEL_ROOT_CLK 122
-#define IMX7D_EPDC_PIXEL_ROOT_SRC 123
-#define IMX7D_EPDC_PIXEL_ROOT_CG 124
-#define IMX7D_EPDC_PIXEL_ROOT_DIV 125
-#define IMX7D_LCDIF_PIXEL_ROOT_CLK 126
-#define IMX7D_LCDIF_PIXEL_ROOT_SRC 127
-#define IMX7D_LCDIF_PIXEL_ROOT_CG 128
-#define IMX7D_LCDIF_PIXEL_ROOT_DIV 129
-#define IMX7D_MIPI_DSI_ROOT_CLK 130
-#define IMX7D_MIPI_DSI_ROOT_SRC 131
-#define IMX7D_MIPI_DSI_ROOT_CG 132
-#define IMX7D_MIPI_DSI_ROOT_DIV 133
-#define IMX7D_MIPI_CSI_ROOT_CLK 134
-#define IMX7D_MIPI_CSI_ROOT_SRC 135
-#define IMX7D_MIPI_CSI_ROOT_CG 136
-#define IMX7D_MIPI_CSI_ROOT_DIV 137
-#define IMX7D_MIPI_DPHY_ROOT_CLK 138
-#define IMX7D_MIPI_DPHY_ROOT_SRC 139
-#define IMX7D_MIPI_DPHY_ROOT_CG 140
-#define IMX7D_MIPI_DPHY_ROOT_DIV 141
-#define IMX7D_SAI1_ROOT_CLK 142
-#define IMX7D_SAI1_ROOT_SRC 143
-#define IMX7D_SAI1_ROOT_CG 144
-#define IMX7D_SAI1_ROOT_DIV 145
-#define IMX7D_SAI2_ROOT_CLK 146
-#define IMX7D_SAI2_ROOT_SRC 147
-#define IMX7D_SAI2_ROOT_CG 148
-#define IMX7D_SAI2_ROOT_DIV 149
-#define IMX7D_SAI3_ROOT_CLK 150
-#define IMX7D_SAI3_ROOT_SRC 151
-#define IMX7D_SAI3_ROOT_CG 152
-#define IMX7D_SAI3_ROOT_DIV 153
-#define IMX7D_SPDIF_ROOT_CLK 154
-#define IMX7D_SPDIF_ROOT_SRC 155
-#define IMX7D_SPDIF_ROOT_CG 156
-#define IMX7D_SPDIF_ROOT_DIV 157
-#define IMX7D_ENET1_REF_ROOT_CLK 158
-#define IMX7D_ENET1_REF_ROOT_SRC 159
-#define IMX7D_ENET1_REF_ROOT_CG 160
-#define IMX7D_ENET1_REF_ROOT_DIV 161
-#define IMX7D_ENET1_TIME_ROOT_CLK 162
-#define IMX7D_ENET1_TIME_ROOT_SRC 163
-#define IMX7D_ENET1_TIME_ROOT_CG 164
-#define IMX7D_ENET1_TIME_ROOT_DIV 165
-#define IMX7D_ENET2_REF_ROOT_CLK 166
-#define IMX7D_ENET2_REF_ROOT_SRC 167
-#define IMX7D_ENET2_REF_ROOT_CG 168
-#define IMX7D_ENET2_REF_ROOT_DIV 169
-#define IMX7D_ENET2_TIME_ROOT_CLK 170
-#define IMX7D_ENET2_TIME_ROOT_SRC 171
-#define IMX7D_ENET2_TIME_ROOT_CG 172
-#define IMX7D_ENET2_TIME_ROOT_DIV 173
-#define IMX7D_ENET_PHY_REF_ROOT_CLK 174
-#define IMX7D_ENET_PHY_REF_ROOT_SRC 175
-#define IMX7D_ENET_PHY_REF_ROOT_CG 176
-#define IMX7D_ENET_PHY_REF_ROOT_DIV 177
-#define IMX7D_EIM_ROOT_CLK 178
-#define IMX7D_EIM_ROOT_SRC 179
-#define IMX7D_EIM_ROOT_CG 180
-#define IMX7D_EIM_ROOT_DIV 181
-#define IMX7D_NAND_ROOT_CLK 182
-#define IMX7D_NAND_ROOT_SRC 183
-#define IMX7D_NAND_ROOT_CG 184
-#define IMX7D_NAND_ROOT_DIV 185
-#define IMX7D_QSPI_ROOT_CLK 186
-#define IMX7D_QSPI_ROOT_SRC 187
-#define IMX7D_QSPI_ROOT_CG 188
-#define IMX7D_QSPI_ROOT_DIV 189
-#define IMX7D_USDHC1_ROOT_CLK 190
-#define IMX7D_USDHC1_ROOT_SRC 191
-#define IMX7D_USDHC1_ROOT_CG 192
-#define IMX7D_USDHC1_ROOT_DIV 193
-#define IMX7D_USDHC2_ROOT_CLK 194
-#define IMX7D_USDHC2_ROOT_SRC 195
-#define IMX7D_USDHC2_ROOT_CG 196
-#define IMX7D_USDHC2_ROOT_DIV 197
-#define IMX7D_USDHC3_ROOT_CLK 198
-#define IMX7D_USDHC3_ROOT_SRC 199
-#define IMX7D_USDHC3_ROOT_CG 200
-#define IMX7D_USDHC3_ROOT_DIV 201
-#define IMX7D_CAN1_ROOT_CLK 202
-#define IMX7D_CAN1_ROOT_SRC 203
-#define IMX7D_CAN1_ROOT_CG 204
-#define IMX7D_CAN1_ROOT_DIV 205
-#define IMX7D_CAN2_ROOT_CLK 206
-#define IMX7D_CAN2_ROOT_SRC 207
-#define IMX7D_CAN2_ROOT_CG 208
-#define IMX7D_CAN2_ROOT_DIV 209
-#define IMX7D_I2C1_ROOT_CLK 210
-#define IMX7D_I2C1_ROOT_SRC 211
-#define IMX7D_I2C1_ROOT_CG 212
-#define IMX7D_I2C1_ROOT_DIV 213
-#define IMX7D_I2C2_ROOT_CLK 214
-#define IMX7D_I2C2_ROOT_SRC 215
-#define IMX7D_I2C2_ROOT_CG 216
-#define IMX7D_I2C2_ROOT_DIV 217
-#define IMX7D_I2C3_ROOT_CLK 218
-#define IMX7D_I2C3_ROOT_SRC 219
-#define IMX7D_I2C3_ROOT_CG 220
-#define IMX7D_I2C3_ROOT_DIV 221
-#define IMX7D_I2C4_ROOT_CLK 222
-#define IMX7D_I2C4_ROOT_SRC 223
-#define IMX7D_I2C4_ROOT_CG 224
-#define IMX7D_I2C4_ROOT_DIV 225
-#define IMX7D_UART1_ROOT_CLK 226
-#define IMX7D_UART1_ROOT_SRC 227
-#define IMX7D_UART1_ROOT_CG 228
-#define IMX7D_UART1_ROOT_DIV 229
-#define IMX7D_UART2_ROOT_CLK 230
-#define IMX7D_UART2_ROOT_SRC 231
-#define IMX7D_UART2_ROOT_CG 232
-#define IMX7D_UART2_ROOT_DIV 233
-#define IMX7D_UART3_ROOT_CLK 234
-#define IMX7D_UART3_ROOT_SRC 235
-#define IMX7D_UART3_ROOT_CG 236
-#define IMX7D_UART3_ROOT_DIV 237
-#define IMX7D_UART4_ROOT_CLK 238
-#define IMX7D_UART4_ROOT_SRC 239
-#define IMX7D_UART4_ROOT_CG 240
-#define IMX7D_UART4_ROOT_DIV 241
-#define IMX7D_UART5_ROOT_CLK 242
-#define IMX7D_UART5_ROOT_SRC 243
-#define IMX7D_UART5_ROOT_CG 244
-#define IMX7D_UART5_ROOT_DIV 245
-#define IMX7D_UART6_ROOT_CLK 246
-#define IMX7D_UART6_ROOT_SRC 247
-#define IMX7D_UART6_ROOT_CG 248
-#define IMX7D_UART6_ROOT_DIV 249
-#define IMX7D_UART7_ROOT_CLK 250
-#define IMX7D_UART7_ROOT_SRC 251
-#define IMX7D_UART7_ROOT_CG 252
-#define IMX7D_UART7_ROOT_DIV 253
-#define IMX7D_ECSPI1_ROOT_CLK 254
-#define IMX7D_ECSPI1_ROOT_SRC 255
-#define IMX7D_ECSPI1_ROOT_CG 256
-#define IMX7D_ECSPI1_ROOT_DIV 257
-#define IMX7D_ECSPI2_ROOT_CLK 258
-#define IMX7D_ECSPI2_ROOT_SRC 259
-#define IMX7D_ECSPI2_ROOT_CG 260
-#define IMX7D_ECSPI2_ROOT_DIV 261
-#define IMX7D_ECSPI3_ROOT_CLK 262
-#define IMX7D_ECSPI3_ROOT_SRC 263
-#define IMX7D_ECSPI3_ROOT_CG 264
-#define IMX7D_ECSPI3_ROOT_DIV 265
-#define IMX7D_ECSPI4_ROOT_CLK 266
-#define IMX7D_ECSPI4_ROOT_SRC 267
-#define IMX7D_ECSPI4_ROOT_CG 268
-#define IMX7D_ECSPI4_ROOT_DIV 269
-#define IMX7D_PWM1_ROOT_CLK 270
-#define IMX7D_PWM1_ROOT_SRC 271
-#define IMX7D_PWM1_ROOT_CG 272
-#define IMX7D_PWM1_ROOT_DIV 273
-#define IMX7D_PWM2_ROOT_CLK 274
-#define IMX7D_PWM2_ROOT_SRC 275
-#define IMX7D_PWM2_ROOT_CG 276
-#define IMX7D_PWM2_ROOT_DIV 277
-#define IMX7D_PWM3_ROOT_CLK 278
-#define IMX7D_PWM3_ROOT_SRC 279
-#define IMX7D_PWM3_ROOT_CG 280
-#define IMX7D_PWM3_ROOT_DIV 281
-#define IMX7D_PWM4_ROOT_CLK 282
-#define IMX7D_PWM4_ROOT_SRC 283
-#define IMX7D_PWM4_ROOT_CG 284
-#define IMX7D_PWM4_ROOT_DIV 285
-#define IMX7D_FLEXTIMER1_ROOT_CLK 286
-#define IMX7D_FLEXTIMER1_ROOT_SRC 287
-#define IMX7D_FLEXTIMER1_ROOT_CG 288
-#define IMX7D_FLEXTIMER1_ROOT_DIV 289
-#define IMX7D_FLEXTIMER2_ROOT_CLK 290
-#define IMX7D_FLEXTIMER2_ROOT_SRC 291
-#define IMX7D_FLEXTIMER2_ROOT_CG 292
-#define IMX7D_FLEXTIMER2_ROOT_DIV 293
-#define IMX7D_SIM1_ROOT_CLK 294
-#define IMX7D_SIM1_ROOT_SRC 295
-#define IMX7D_SIM1_ROOT_CG 296
-#define IMX7D_SIM1_ROOT_DIV 297
-#define IMX7D_SIM2_ROOT_CLK 298
-#define IMX7D_SIM2_ROOT_SRC 299
-#define IMX7D_SIM2_ROOT_CG 300
-#define IMX7D_SIM2_ROOT_DIV 301
-#define IMX7D_GPT1_ROOT_CLK 302
-#define IMX7D_GPT1_ROOT_SRC 303
-#define IMX7D_GPT1_ROOT_CG 304
-#define IMX7D_GPT1_ROOT_DIV 305
-#define IMX7D_GPT2_ROOT_CLK 306
-#define IMX7D_GPT2_ROOT_SRC 307
-#define IMX7D_GPT2_ROOT_CG 308
-#define IMX7D_GPT2_ROOT_DIV 309
-#define IMX7D_GPT3_ROOT_CLK 310
-#define IMX7D_GPT3_ROOT_SRC 311
-#define IMX7D_GPT3_ROOT_CG 312
-#define IMX7D_GPT3_ROOT_DIV 313
-#define IMX7D_GPT4_ROOT_CLK 314
-#define IMX7D_GPT4_ROOT_SRC 315
-#define IMX7D_GPT4_ROOT_CG 316
-#define IMX7D_GPT4_ROOT_DIV 317
-#define IMX7D_TRACE_ROOT_CLK 318
-#define IMX7D_TRACE_ROOT_SRC 319
-#define IMX7D_TRACE_ROOT_CG 320
-#define IMX7D_TRACE_ROOT_DIV 321
-#define IMX7D_WDOG1_ROOT_CLK 322
-#define IMX7D_WDOG_ROOT_SRC 323
-#define IMX7D_WDOG_ROOT_CG 324
-#define IMX7D_WDOG_ROOT_DIV 325
-#define IMX7D_CSI_MCLK_ROOT_CLK 326
-#define IMX7D_CSI_MCLK_ROOT_SRC 327
-#define IMX7D_CSI_MCLK_ROOT_CG 328
-#define IMX7D_CSI_MCLK_ROOT_DIV 329
-#define IMX7D_AUDIO_MCLK_ROOT_CLK 330
-#define IMX7D_AUDIO_MCLK_ROOT_SRC 331
-#define IMX7D_AUDIO_MCLK_ROOT_CG 332
-#define IMX7D_AUDIO_MCLK_ROOT_DIV 333
-#define IMX7D_WRCLK_ROOT_CLK 334
-#define IMX7D_WRCLK_ROOT_SRC 335
-#define IMX7D_WRCLK_ROOT_CG 336
-#define IMX7D_WRCLK_ROOT_DIV 337
-#define IMX7D_CLKO1_ROOT_SRC 338
-#define IMX7D_CLKO1_ROOT_CG 339
-#define IMX7D_CLKO1_ROOT_DIV 340
-#define IMX7D_CLKO2_ROOT_SRC 341
-#define IMX7D_CLKO2_ROOT_CG 342
-#define IMX7D_CLKO2_ROOT_DIV 343
-#define IMX7D_MAIN_AXI_ROOT_PRE_DIV 344
-#define IMX7D_DISP_AXI_ROOT_PRE_DIV 345
-#define IMX7D_ENET_AXI_ROOT_PRE_DIV 346
-#define IMX7D_NAND_USDHC_BUS_ROOT_PRE_DIV 347
-#define IMX7D_AHB_CHANNEL_ROOT_PRE_DIV 348
-#define IMX7D_USB_HSIC_ROOT_PRE_DIV 349
-#define IMX7D_PCIE_CTRL_ROOT_PRE_DIV 350
-#define IMX7D_PCIE_PHY_ROOT_PRE_DIV 351
-#define IMX7D_EPDC_PIXEL_ROOT_PRE_DIV 352
-#define IMX7D_LCDIF_PIXEL_ROOT_PRE_DIV 353
-#define IMX7D_MIPI_DSI_ROOT_PRE_DIV 354
-#define IMX7D_MIPI_CSI_ROOT_PRE_DIV 355
-#define IMX7D_MIPI_DPHY_ROOT_PRE_DIV 356
-#define IMX7D_SAI1_ROOT_PRE_DIV 357
-#define IMX7D_SAI2_ROOT_PRE_DIV 358
-#define IMX7D_SAI3_ROOT_PRE_DIV 359
-#define IMX7D_SPDIF_ROOT_PRE_DIV 360
-#define IMX7D_ENET1_REF_ROOT_PRE_DIV 361
-#define IMX7D_ENET1_TIME_ROOT_PRE_DIV 362
-#define IMX7D_ENET2_REF_ROOT_PRE_DIV 363
-#define IMX7D_ENET2_TIME_ROOT_PRE_DIV 364
-#define IMX7D_ENET_PHY_REF_ROOT_PRE_DIV 365
-#define IMX7D_EIM_ROOT_PRE_DIV 366
-#define IMX7D_NAND_ROOT_PRE_DIV 367
-#define IMX7D_QSPI_ROOT_PRE_DIV 368
-#define IMX7D_USDHC1_ROOT_PRE_DIV 369
-#define IMX7D_USDHC2_ROOT_PRE_DIV 370
-#define IMX7D_USDHC3_ROOT_PRE_DIV 371
-#define IMX7D_CAN1_ROOT_PRE_DIV 372
-#define IMX7D_CAN2_ROOT_PRE_DIV 373
-#define IMX7D_I2C1_ROOT_PRE_DIV 374
-#define IMX7D_I2C2_ROOT_PRE_DIV 375
-#define IMX7D_I2C3_ROOT_PRE_DIV 376
-#define IMX7D_I2C4_ROOT_PRE_DIV 377
-#define IMX7D_UART1_ROOT_PRE_DIV 378
-#define IMX7D_UART2_ROOT_PRE_DIV 379
-#define IMX7D_UART3_ROOT_PRE_DIV 380
-#define IMX7D_UART4_ROOT_PRE_DIV 381
-#define IMX7D_UART5_ROOT_PRE_DIV 382
-#define IMX7D_UART6_ROOT_PRE_DIV 383
-#define IMX7D_UART7_ROOT_PRE_DIV 384
-#define IMX7D_ECSPI1_ROOT_PRE_DIV 385
-#define IMX7D_ECSPI2_ROOT_PRE_DIV 386
-#define IMX7D_ECSPI3_ROOT_PRE_DIV 387
-#define IMX7D_ECSPI4_ROOT_PRE_DIV 388
-#define IMX7D_PWM1_ROOT_PRE_DIV 389
-#define IMX7D_PWM2_ROOT_PRE_DIV 390
-#define IMX7D_PWM3_ROOT_PRE_DIV 391
-#define IMX7D_PWM4_ROOT_PRE_DIV 392
-#define IMX7D_FLEXTIMER1_ROOT_PRE_DIV 393
-#define IMX7D_FLEXTIMER2_ROOT_PRE_DIV 394
-#define IMX7D_SIM1_ROOT_PRE_DIV 395
-#define IMX7D_SIM2_ROOT_PRE_DIV 396
-#define IMX7D_GPT1_ROOT_PRE_DIV 397
-#define IMX7D_GPT2_ROOT_PRE_DIV 398
-#define IMX7D_GPT3_ROOT_PRE_DIV 399
-#define IMX7D_GPT4_ROOT_PRE_DIV 400
-#define IMX7D_TRACE_ROOT_PRE_DIV 401
-#define IMX7D_WDOG_ROOT_PRE_DIV 402
-#define IMX7D_CSI_MCLK_ROOT_PRE_DIV 403
-#define IMX7D_AUDIO_MCLK_ROOT_PRE_DIV 404
-#define IMX7D_WRCLK_ROOT_PRE_DIV 405
-#define IMX7D_CLKO1_ROOT_PRE_DIV 406
-#define IMX7D_CLKO2_ROOT_PRE_DIV 407
-#define IMX7D_DRAM_PHYM_ALT_ROOT_PRE_DIV 408
-#define IMX7D_DRAM_ALT_ROOT_PRE_DIV 409
-#define IMX7D_LVDS1_IN_CLK 410
-#define IMX7D_LVDS1_OUT_SEL 411
-#define IMX7D_LVDS1_OUT_CLK 412
-#define IMX7D_CLK_DUMMY 413
-#define IMX7D_GPT_3M_CLK 414
-#define IMX7D_OCRAM_CLK 415
-#define IMX7D_OCRAM_S_CLK 416
-#define IMX7D_WDOG2_ROOT_CLK 417
-#define IMX7D_WDOG3_ROOT_CLK 418
-#define IMX7D_WDOG4_ROOT_CLK 419
-#define IMX7D_SDMA_CORE_CLK 420
-#define IMX7D_USB1_MAIN_480M_CLK 421
-#define IMX7D_USB_CTRL_CLK 422
-#define IMX7D_USB_PHY1_CLK 423
-#define IMX7D_USB_PHY2_CLK 424
-#define IMX7D_IPG_ROOT_CLK 425
-#define IMX7D_SAI1_IPG_CLK 426
-#define IMX7D_SAI2_IPG_CLK 427
-#define IMX7D_SAI3_IPG_CLK 428
-#define IMX7D_PLL_AUDIO_TEST_DIV 429
-#define IMX7D_PLL_AUDIO_POST_DIV 430
-#define IMX7D_PLL_VIDEO_TEST_DIV 431
-#define IMX7D_PLL_VIDEO_POST_DIV 432
-#define IMX7D_MU_ROOT_CLK 433
-#define IMX7D_SEMA4_HS_ROOT_CLK 434
-#define IMX7D_PLL_DRAM_TEST_DIV 435
-#define IMX7D_ADC_ROOT_CLK 436
-#define IMX7D_CLK_ARM 437
-#define IMX7D_CKIL 438
-#define IMX7D_OCOTP_CLK 439
-#define IMX7D_NAND_RAWNAND_CLK 440
-#define IMX7D_NAND_USDHC_BUS_RAWNAND_CLK 441
-#define IMX7D_CLK_END 442
+#define IMX7D_MAIN_AXI_ROOT_CLK 70
+#define IMX7D_MAIN_AXI_ROOT_SRC 71
+#define IMX7D_MAIN_AXI_ROOT_CG 72
+#define IMX7D_MAIN_AXI_ROOT_DIV 73
+#define IMX7D_DISP_AXI_ROOT_CLK 74
+#define IMX7D_DISP_AXI_ROOT_SRC 75
+#define IMX7D_DISP_AXI_ROOT_CG 76
+#define IMX7D_DISP_AXI_ROOT_DIV 77
+#define IMX7D_ENET_AXI_ROOT_CLK 78
+#define IMX7D_ENET_AXI_ROOT_SRC 79
+#define IMX7D_ENET_AXI_ROOT_CG 80
+#define IMX7D_ENET_AXI_ROOT_DIV 81
+#define IMX7D_NAND_USDHC_BUS_ROOT_CLK 82
+#define IMX7D_NAND_USDHC_BUS_ROOT_SRC 83
+#define IMX7D_NAND_USDHC_BUS_ROOT_CG 84
+#define IMX7D_NAND_USDHC_BUS_ROOT_DIV 85
+#define IMX7D_AHB_CHANNEL_ROOT_CLK 86
+#define IMX7D_AHB_CHANNEL_ROOT_SRC 87
+#define IMX7D_AHB_CHANNEL_ROOT_CG 88
+#define IMX7D_AHB_CHANNEL_ROOT_DIV 89
+#define IMX7D_DRAM_PHYM_ROOT_CLK 90
+#define IMX7D_DRAM_PHYM_ROOT_SRC 91
+#define IMX7D_DRAM_PHYM_ROOT_CG 92
+#define IMX7D_DRAM_PHYM_ROOT_DIV 93
+#define IMX7D_DRAM_ROOT_CLK 94
+#define IMX7D_DRAM_ROOT_SRC 95
+#define IMX7D_DRAM_ROOT_CG 96
+#define IMX7D_DRAM_ROOT_DIV 97
+#define IMX7D_DRAM_PHYM_ALT_ROOT_CLK 98
+#define IMX7D_DRAM_PHYM_ALT_ROOT_SRC 99
+#define IMX7D_DRAM_PHYM_ALT_ROOT_CG 100
+#define IMX7D_DRAM_PHYM_ALT_ROOT_DIV 101
+#define IMX7D_DRAM_ALT_ROOT_CLK 102
+#define IMX7D_DRAM_ALT_ROOT_SRC 103
+#define IMX7D_DRAM_ALT_ROOT_CG 104
+#define IMX7D_DRAM_ALT_ROOT_DIV 105
+#define IMX7D_USB_HSIC_ROOT_CLK 106
+#define IMX7D_USB_HSIC_ROOT_SRC 107
+#define IMX7D_USB_HSIC_ROOT_CG 108
+#define IMX7D_USB_HSIC_ROOT_DIV 109
+#define IMX7D_PCIE_CTRL_ROOT_CLK 110
+#define IMX7D_PCIE_CTRL_ROOT_SRC 111
+#define IMX7D_PCIE_CTRL_ROOT_CG 112
+#define IMX7D_PCIE_CTRL_ROOT_DIV 113
+#define IMX7D_PCIE_PHY_ROOT_CLK 114
+#define IMX7D_PCIE_PHY_ROOT_SRC 115
+#define IMX7D_PCIE_PHY_ROOT_CG 116
+#define IMX7D_PCIE_PHY_ROOT_DIV 117
+#define IMX7D_EPDC_PIXEL_ROOT_CLK 118
+#define IMX7D_EPDC_PIXEL_ROOT_SRC 119
+#define IMX7D_EPDC_PIXEL_ROOT_CG 120
+#define IMX7D_EPDC_PIXEL_ROOT_DIV 121
+#define IMX7D_LCDIF_PIXEL_ROOT_CLK 122
+#define IMX7D_LCDIF_PIXEL_ROOT_SRC 123
+#define IMX7D_LCDIF_PIXEL_ROOT_CG 124
+#define IMX7D_LCDIF_PIXEL_ROOT_DIV 125
+#define IMX7D_MIPI_DSI_ROOT_CLK 126
+#define IMX7D_MIPI_DSI_ROOT_SRC 127
+#define IMX7D_MIPI_DSI_ROOT_CG 128
+#define IMX7D_MIPI_DSI_ROOT_DIV 129
+#define IMX7D_MIPI_CSI_ROOT_CLK 130
+#define IMX7D_MIPI_CSI_ROOT_SRC 131
+#define IMX7D_MIPI_CSI_ROOT_CG 132
+#define IMX7D_MIPI_CSI_ROOT_DIV 133
+#define IMX7D_MIPI_DPHY_ROOT_CLK 134
+#define IMX7D_MIPI_DPHY_ROOT_SRC 135
+#define IMX7D_MIPI_DPHY_ROOT_CG 136
+#define IMX7D_MIPI_DPHY_ROOT_DIV 137
+#define IMX7D_SAI1_ROOT_CLK 138
+#define IMX7D_SAI1_ROOT_SRC 139
+#define IMX7D_SAI1_ROOT_CG 140
+#define IMX7D_SAI1_ROOT_DIV 141
+#define IMX7D_SAI2_ROOT_CLK 142
+#define IMX7D_SAI2_ROOT_SRC 143
+#define IMX7D_SAI2_ROOT_CG 144
+#define IMX7D_SAI2_ROOT_DIV 145
+#define IMX7D_SAI3_ROOT_CLK 146
+#define IMX7D_SAI3_ROOT_SRC 147
+#define IMX7D_SAI3_ROOT_CG 148
+#define IMX7D_SAI3_ROOT_DIV 149
+#define IMX7D_SPDIF_ROOT_CLK 150
+#define IMX7D_SPDIF_ROOT_SRC 151
+#define IMX7D_SPDIF_ROOT_CG 152
+#define IMX7D_SPDIF_ROOT_DIV 153
+#define IMX7D_ENET1_REF_ROOT_CLK 154
+#define IMX7D_ENET1_REF_ROOT_SRC 155
+#define IMX7D_ENET1_REF_ROOT_CG 156
+#define IMX7D_ENET1_REF_ROOT_DIV 157
+#define IMX7D_ENET1_TIME_ROOT_CLK 158
+#define IMX7D_ENET1_TIME_ROOT_SRC 159
+#define IMX7D_ENET1_TIME_ROOT_CG 160
+#define IMX7D_ENET1_TIME_ROOT_DIV 161
+#define IMX7D_ENET2_REF_ROOT_CLK 162
+#define IMX7D_ENET2_REF_ROOT_SRC 163
+#define IMX7D_ENET2_REF_ROOT_CG 164
+#define IMX7D_ENET2_REF_ROOT_DIV 165
+#define IMX7D_ENET2_TIME_ROOT_CLK 166
+#define IMX7D_ENET2_TIME_ROOT_SRC 167
+#define IMX7D_ENET2_TIME_ROOT_CG 168
+#define IMX7D_ENET2_TIME_ROOT_DIV 169
+#define IMX7D_ENET_PHY_REF_ROOT_CLK 170
+#define IMX7D_ENET_PHY_REF_ROOT_SRC 171
+#define IMX7D_ENET_PHY_REF_ROOT_CG 172
+#define IMX7D_ENET_PHY_REF_ROOT_DIV 173
+#define IMX7D_EIM_ROOT_CLK 174
+#define IMX7D_EIM_ROOT_SRC 175
+#define IMX7D_EIM_ROOT_CG 176
+#define IMX7D_EIM_ROOT_DIV 177
+#define IMX7D_NAND_ROOT_CLK 178
+#define IMX7D_NAND_ROOT_SRC 179
+#define IMX7D_NAND_ROOT_CG 180
+#define IMX7D_NAND_ROOT_DIV 181
+#define IMX7D_QSPI_ROOT_CLK 182
+#define IMX7D_QSPI_ROOT_SRC 183
+#define IMX7D_QSPI_ROOT_CG 184
+#define IMX7D_QSPI_ROOT_DIV 185
+#define IMX7D_USDHC1_ROOT_CLK 186
+#define IMX7D_USDHC1_ROOT_SRC 187
+#define IMX7D_USDHC1_ROOT_CG 188
+#define IMX7D_USDHC1_ROOT_DIV 189
+#define IMX7D_USDHC2_ROOT_CLK 190
+#define IMX7D_USDHC2_ROOT_SRC 191
+#define IMX7D_USDHC2_ROOT_CG 192
+#define IMX7D_USDHC2_ROOT_DIV 193
+#define IMX7D_USDHC3_ROOT_CLK 194
+#define IMX7D_USDHC3_ROOT_SRC 195
+#define IMX7D_USDHC3_ROOT_CG 196
+#define IMX7D_USDHC3_ROOT_DIV 197
+#define IMX7D_CAN1_ROOT_CLK 198
+#define IMX7D_CAN1_ROOT_SRC 199
+#define IMX7D_CAN1_ROOT_CG 200
+#define IMX7D_CAN1_ROOT_DIV 201
+#define IMX7D_CAN2_ROOT_CLK 202
+#define IMX7D_CAN2_ROOT_SRC 203
+#define IMX7D_CAN2_ROOT_CG 204
+#define IMX7D_CAN2_ROOT_DIV 205
+#define IMX7D_I2C1_ROOT_CLK 206
+#define IMX7D_I2C1_ROOT_SRC 207
+#define IMX7D_I2C1_ROOT_CG 208
+#define IMX7D_I2C1_ROOT_DIV 209
+#define IMX7D_I2C2_ROOT_CLK 210
+#define IMX7D_I2C2_ROOT_SRC 211
+#define IMX7D_I2C2_ROOT_CG 212
+#define IMX7D_I2C2_ROOT_DIV 213
+#define IMX7D_I2C3_ROOT_CLK 214
+#define IMX7D_I2C3_ROOT_SRC 215
+#define IMX7D_I2C3_ROOT_CG 216
+#define IMX7D_I2C3_ROOT_DIV 217
+#define IMX7D_I2C4_ROOT_CLK 218
+#define IMX7D_I2C4_ROOT_SRC 219
+#define IMX7D_I2C4_ROOT_CG 220
+#define IMX7D_I2C4_ROOT_DIV 221
+#define IMX7D_UART1_ROOT_CLK 222
+#define IMX7D_UART1_ROOT_SRC 223
+#define IMX7D_UART1_ROOT_CG 224
+#define IMX7D_UART1_ROOT_DIV 225
+#define IMX7D_UART2_ROOT_CLK 226
+#define IMX7D_UART2_ROOT_SRC 227
+#define IMX7D_UART2_ROOT_CG 228
+#define IMX7D_UART2_ROOT_DIV 229
+#define IMX7D_UART3_ROOT_CLK 230
+#define IMX7D_UART3_ROOT_SRC 231
+#define IMX7D_UART3_ROOT_CG 232
+#define IMX7D_UART3_ROOT_DIV 233
+#define IMX7D_UART4_ROOT_CLK 234
+#define IMX7D_UART4_ROOT_SRC 235
+#define IMX7D_UART4_ROOT_CG 236
+#define IMX7D_UART4_ROOT_DIV 237
+#define IMX7D_UART5_ROOT_CLK 238
+#define IMX7D_UART5_ROOT_SRC 239
+#define IMX7D_UART5_ROOT_CG 240
+#define IMX7D_UART5_ROOT_DIV 241
+#define IMX7D_UART6_ROOT_CLK 242
+#define IMX7D_UART6_ROOT_SRC 243
+#define IMX7D_UART6_ROOT_CG 244
+#define IMX7D_UART6_ROOT_DIV 245
+#define IMX7D_UART7_ROOT_CLK 246
+#define IMX7D_UART7_ROOT_SRC 247
+#define IMX7D_UART7_ROOT_CG 248
+#define IMX7D_UART7_ROOT_DIV 249
+#define IMX7D_ECSPI1_ROOT_CLK 250
+#define IMX7D_ECSPI1_ROOT_SRC 251
+#define IMX7D_ECSPI1_ROOT_CG 252
+#define IMX7D_ECSPI1_ROOT_DIV 253
+#define IMX7D_ECSPI2_ROOT_CLK 254
+#define IMX7D_ECSPI2_ROOT_SRC 255
+#define IMX7D_ECSPI2_ROOT_CG 256
+#define IMX7D_ECSPI2_ROOT_DIV 257
+#define IMX7D_ECSPI3_ROOT_CLK 258
+#define IMX7D_ECSPI3_ROOT_SRC 259
+#define IMX7D_ECSPI3_ROOT_CG 260
+#define IMX7D_ECSPI3_ROOT_DIV 261
+#define IMX7D_ECSPI4_ROOT_CLK 262
+#define IMX7D_ECSPI4_ROOT_SRC 263
+#define IMX7D_ECSPI4_ROOT_CG 264
+#define IMX7D_ECSPI4_ROOT_DIV 265
+#define IMX7D_PWM1_ROOT_CLK 266
+#define IMX7D_PWM1_ROOT_SRC 267
+#define IMX7D_PWM1_ROOT_CG 268
+#define IMX7D_PWM1_ROOT_DIV 269
+#define IMX7D_PWM2_ROOT_CLK 270
+#define IMX7D_PWM2_ROOT_SRC 271
+#define IMX7D_PWM2_ROOT_CG 272
+#define IMX7D_PWM2_ROOT_DIV 273
+#define IMX7D_PWM3_ROOT_CLK 274
+#define IMX7D_PWM3_ROOT_SRC 275
+#define IMX7D_PWM3_ROOT_CG 276
+#define IMX7D_PWM3_ROOT_DIV 277
+#define IMX7D_PWM4_ROOT_CLK 278
+#define IMX7D_PWM4_ROOT_SRC 279
+#define IMX7D_PWM4_ROOT_CG 280
+#define IMX7D_PWM4_ROOT_DIV 281
+#define IMX7D_FLEXTIMER1_ROOT_CLK 282
+#define IMX7D_FLEXTIMER1_ROOT_SRC 283
+#define IMX7D_FLEXTIMER1_ROOT_CG 284
+#define IMX7D_FLEXTIMER1_ROOT_DIV 285
+#define IMX7D_FLEXTIMER2_ROOT_CLK 286
+#define IMX7D_FLEXTIMER2_ROOT_SRC 287
+#define IMX7D_FLEXTIMER2_ROOT_CG 288
+#define IMX7D_FLEXTIMER2_ROOT_DIV 289
+#define IMX7D_SIM1_ROOT_CLK 290
+#define IMX7D_SIM1_ROOT_SRC 291
+#define IMX7D_SIM1_ROOT_CG 292
+#define IMX7D_SIM1_ROOT_DIV 293
+#define IMX7D_SIM2_ROOT_CLK 294
+#define IMX7D_SIM2_ROOT_SRC 295
+#define IMX7D_SIM2_ROOT_CG 296
+#define IMX7D_SIM2_ROOT_DIV 297
+#define IMX7D_GPT1_ROOT_CLK 298
+#define IMX7D_GPT1_ROOT_SRC 299
+#define IMX7D_GPT1_ROOT_CG 300
+#define IMX7D_GPT1_ROOT_DIV 301
+#define IMX7D_GPT2_ROOT_CLK 302
+#define IMX7D_GPT2_ROOT_SRC 303
+#define IMX7D_GPT2_ROOT_CG 304
+#define IMX7D_GPT2_ROOT_DIV 305
+#define IMX7D_GPT3_ROOT_CLK 306
+#define IMX7D_GPT3_ROOT_SRC 307
+#define IMX7D_GPT3_ROOT_CG 308
+#define IMX7D_GPT3_ROOT_DIV 309
+#define IMX7D_GPT4_ROOT_CLK 310
+#define IMX7D_GPT4_ROOT_SRC 311
+#define IMX7D_GPT4_ROOT_CG 312
+#define IMX7D_GPT4_ROOT_DIV 313
+#define IMX7D_TRACE_ROOT_CLK 314
+#define IMX7D_TRACE_ROOT_SRC 315
+#define IMX7D_TRACE_ROOT_CG 316
+#define IMX7D_TRACE_ROOT_DIV 317
+#define IMX7D_WDOG1_ROOT_CLK 318
+#define IMX7D_WDOG_ROOT_SRC 319
+#define IMX7D_WDOG_ROOT_CG 320
+#define IMX7D_WDOG_ROOT_DIV 321
+#define IMX7D_CSI_MCLK_ROOT_CLK 322
+#define IMX7D_CSI_MCLK_ROOT_SRC 323
+#define IMX7D_CSI_MCLK_ROOT_CG 324
+#define IMX7D_CSI_MCLK_ROOT_DIV 325
+#define IMX7D_AUDIO_MCLK_ROOT_CLK 326
+#define IMX7D_AUDIO_MCLK_ROOT_SRC 327
+#define IMX7D_AUDIO_MCLK_ROOT_CG 328
+#define IMX7D_AUDIO_MCLK_ROOT_DIV 329
+#define IMX7D_WRCLK_ROOT_CLK 330
+#define IMX7D_WRCLK_ROOT_SRC 331
+#define IMX7D_WRCLK_ROOT_CG 332
+#define IMX7D_WRCLK_ROOT_DIV 333
+#define IMX7D_CLKO1_ROOT_SRC 334
+#define IMX7D_CLKO1_ROOT_CG 335
+#define IMX7D_CLKO1_ROOT_DIV 336
+#define IMX7D_CLKO2_ROOT_SRC 337
+#define IMX7D_CLKO2_ROOT_CG 338
+#define IMX7D_CLKO2_ROOT_DIV 339
+#define IMX7D_MAIN_AXI_ROOT_PRE_DIV 340
+#define IMX7D_DISP_AXI_ROOT_PRE_DIV 341
+#define IMX7D_ENET_AXI_ROOT_PRE_DIV 342
+#define IMX7D_NAND_USDHC_BUS_ROOT_PRE_DIV 343
+#define IMX7D_AHB_CHANNEL_ROOT_PRE_DIV 344
+#define IMX7D_USB_HSIC_ROOT_PRE_DIV 345
+#define IMX7D_PCIE_CTRL_ROOT_PRE_DIV 346
+#define IMX7D_PCIE_PHY_ROOT_PRE_DIV 347
+#define IMX7D_EPDC_PIXEL_ROOT_PRE_DIV 348
+#define IMX7D_LCDIF_PIXEL_ROOT_PRE_DIV 349
+#define IMX7D_MIPI_DSI_ROOT_PRE_DIV 350
+#define IMX7D_MIPI_CSI_ROOT_PRE_DIV 351
+#define IMX7D_MIPI_DPHY_ROOT_PRE_DIV 352
+#define IMX7D_SAI1_ROOT_PRE_DIV 353
+#define IMX7D_SAI2_ROOT_PRE_DIV 354
+#define IMX7D_SAI3_ROOT_PRE_DIV 355
+#define IMX7D_SPDIF_ROOT_PRE_DIV 356
+#define IMX7D_ENET1_REF_ROOT_PRE_DIV 357
+#define IMX7D_ENET1_TIME_ROOT_PRE_DIV 358
+#define IMX7D_ENET2_REF_ROOT_PRE_DIV 359
+#define IMX7D_ENET2_TIME_ROOT_PRE_DIV 360
+#define IMX7D_ENET_PHY_REF_ROOT_PRE_DIV 361
+#define IMX7D_EIM_ROOT_PRE_DIV 362
+#define IMX7D_NAND_ROOT_PRE_DIV 363
+#define IMX7D_QSPI_ROOT_PRE_DIV 364
+#define IMX7D_USDHC1_ROOT_PRE_DIV 365
+#define IMX7D_USDHC2_ROOT_PRE_DIV 366
+#define IMX7D_USDHC3_ROOT_PRE_DIV 367
+#define IMX7D_CAN1_ROOT_PRE_DIV 368
+#define IMX7D_CAN2_ROOT_PRE_DIV 369
+#define IMX7D_I2C1_ROOT_PRE_DIV 370
+#define IMX7D_I2C2_ROOT_PRE_DIV 371
+#define IMX7D_I2C3_ROOT_PRE_DIV 372
+#define IMX7D_I2C4_ROOT_PRE_DIV 373
+#define IMX7D_UART1_ROOT_PRE_DIV 374
+#define IMX7D_UART2_ROOT_PRE_DIV 375
+#define IMX7D_UART3_ROOT_PRE_DIV 376
+#define IMX7D_UART4_ROOT_PRE_DIV 377
+#define IMX7D_UART5_ROOT_PRE_DIV 378
+#define IMX7D_UART6_ROOT_PRE_DIV 379
+#define IMX7D_UART7_ROOT_PRE_DIV 380
+#define IMX7D_ECSPI1_ROOT_PRE_DIV 381
+#define IMX7D_ECSPI2_ROOT_PRE_DIV 382
+#define IMX7D_ECSPI3_ROOT_PRE_DIV 383
+#define IMX7D_ECSPI4_ROOT_PRE_DIV 384
+#define IMX7D_PWM1_ROOT_PRE_DIV 385
+#define IMX7D_PWM2_ROOT_PRE_DIV 386
+#define IMX7D_PWM3_ROOT_PRE_DIV 387
+#define IMX7D_PWM4_ROOT_PRE_DIV 388
+#define IMX7D_FLEXTIMER1_ROOT_PRE_DIV 389
+#define IMX7D_FLEXTIMER2_ROOT_PRE_DIV 390
+#define IMX7D_SIM1_ROOT_PRE_DIV 391
+#define IMX7D_SIM2_ROOT_PRE_DIV 392
+#define IMX7D_GPT1_ROOT_PRE_DIV 393
+#define IMX7D_GPT2_ROOT_PRE_DIV 394
+#define IMX7D_GPT3_ROOT_PRE_DIV 395
+#define IMX7D_GPT4_ROOT_PRE_DIV 396
+#define IMX7D_TRACE_ROOT_PRE_DIV 397
+#define IMX7D_WDOG_ROOT_PRE_DIV 398
+#define IMX7D_CSI_MCLK_ROOT_PRE_DIV 399
+#define IMX7D_AUDIO_MCLK_ROOT_PRE_DIV 400
+#define IMX7D_WRCLK_ROOT_PRE_DIV 401
+#define IMX7D_CLKO1_ROOT_PRE_DIV 402
+#define IMX7D_CLKO2_ROOT_PRE_DIV 403
+#define IMX7D_DRAM_PHYM_ALT_ROOT_PRE_DIV 404
+#define IMX7D_DRAM_ALT_ROOT_PRE_DIV 405
+#define IMX7D_LVDS1_IN_CLK 406
+#define IMX7D_LVDS1_OUT_SEL 407
+#define IMX7D_LVDS1_OUT_CLK 408
+#define IMX7D_CLK_DUMMY 409
+#define IMX7D_GPT_3M_CLK 410
+#define IMX7D_OCRAM_CLK 411
+#define IMX7D_OCRAM_S_CLK 412
+#define IMX7D_WDOG2_ROOT_CLK 413
+#define IMX7D_WDOG3_ROOT_CLK 414
+#define IMX7D_WDOG4_ROOT_CLK 415
+#define IMX7D_SDMA_CORE_CLK 416
+#define IMX7D_USB1_MAIN_480M_CLK 417
+#define IMX7D_USB_CTRL_CLK 418
+#define IMX7D_USB_PHY1_CLK 419
+#define IMX7D_USB_PHY2_CLK 420
+#define IMX7D_IPG_ROOT_CLK 421
+#define IMX7D_SAI1_IPG_CLK 422
+#define IMX7D_SAI2_IPG_CLK 423
+#define IMX7D_SAI3_IPG_CLK 424
+#define IMX7D_PLL_AUDIO_TEST_DIV 425
+#define IMX7D_PLL_AUDIO_POST_DIV 426
+#define IMX7D_PLL_VIDEO_TEST_DIV 427
+#define IMX7D_PLL_VIDEO_POST_DIV 428
+#define IMX7D_MU_ROOT_CLK 429
+#define IMX7D_SEMA4_HS_ROOT_CLK 430
+#define IMX7D_PLL_DRAM_TEST_DIV 431
+#define IMX7D_ADC_ROOT_CLK 432
+#define IMX7D_CLK_ARM 433
+#define IMX7D_CKIL 434
+#define IMX7D_OCOTP_CLK 435
+#define IMX7D_NAND_RAWNAND_CLK 436
+#define IMX7D_NAND_USDHC_BUS_RAWNAND_CLK 437
+#define IMX7D_CLK_END 438
#endif /* __DT_BINDINGS_CLOCK_IMX7D_H */
--
2.7.4
^ permalink raw reply related [flat|nested] 13+ messages in thread
* [PATCH 2/2] clk: imx: imx7d: Remove ARM_M0 clock
@ 2017-07-18 7:44 ` Adriana Reus
0 siblings, 0 replies; 13+ messages in thread
From: Adriana Reus @ 2017-07-18 7:44 UTC (permalink / raw)
To: linux-arm-kernel
IMX7d does not have an M0 Core and this particular
clock doesn't seem connected to anything else.
Remove this entry from the CCM driver and fix index
for the remaining clocks.
Signed-off-by: Adriana Reus <adriana.reus@nxp.com>
---
drivers/clk/imx/clk-imx7d.c | 9 -
include/dt-bindings/clock/imx7d-clock.h | 742 ++++++++++++++++----------------
2 files changed, 369 insertions(+), 382 deletions(-)
diff --git a/drivers/clk/imx/clk-imx7d.c b/drivers/clk/imx/clk-imx7d.c
index 10f6a10..6fc2e3f 100644
--- a/drivers/clk/imx/clk-imx7d.c
+++ b/drivers/clk/imx/clk-imx7d.c
@@ -54,11 +54,6 @@ static const char *arm_m4_sel[] = { "osc", "pll_sys_main_240m_clk",
"pll_dram_533m_clk", "pll_audio_post_div", "pll_video_main_clk",
"pll_usb_main_clk", };
-static const char *arm_m0_sel[] = { "osc", "pll_sys_main_120m_clk",
- "pll_enet_125m_clk", "pll_sys_pfd2_135m_clk",
- "pll_dram_533m_clk", "pll_audio_post_div", "pll_video_main_clk",
- "pll_usb_main_clk", };
-
static const char *axi_sel[] = { "osc", "pll_sys_pfd1_332m_clk",
"pll_dram_533m_clk", "pll_enet_250m_clk", "pll_sys_pfd5_clk",
"pll_audio_post_div", "pll_video_main_clk", "pll_sys_pfd7_clk", };
@@ -510,7 +505,6 @@ static void __init imx7d_clocks_init(struct device_node *ccm_node)
clks[IMX7D_ARM_A7_ROOT_SRC] = imx_clk_mux2("arm_a7_src", base + 0x8000, 24, 3, arm_a7_sel, ARRAY_SIZE(arm_a7_sel));
clks[IMX7D_ARM_M4_ROOT_SRC] = imx_clk_mux2("arm_m4_src", base + 0x8080, 24, 3, arm_m4_sel, ARRAY_SIZE(arm_m4_sel));
- clks[IMX7D_ARM_M0_ROOT_SRC] = imx_clk_mux2("arm_m0_src", base + 0x8100, 24, 3, arm_m0_sel, ARRAY_SIZE(arm_m0_sel));
clks[IMX7D_MAIN_AXI_ROOT_SRC] = imx_clk_mux2("axi_src", base + 0x8800, 24, 3, axi_sel, ARRAY_SIZE(axi_sel));
clks[IMX7D_DISP_AXI_ROOT_SRC] = imx_clk_mux2("disp_axi_src", base + 0x8880, 24, 3, disp_axi_sel, ARRAY_SIZE(disp_axi_sel));
clks[IMX7D_ENET_AXI_ROOT_SRC] = imx_clk_mux2("enet_axi_src", base + 0x8900, 24, 3, enet_axi_sel, ARRAY_SIZE(enet_axi_sel));
@@ -582,7 +576,6 @@ static void __init imx7d_clocks_init(struct device_node *ccm_node)
clks[IMX7D_ARM_A7_ROOT_CG] = imx_clk_gate3("arm_a7_cg", "arm_a7_src", base + 0x8000, 28);
clks[IMX7D_ARM_M4_ROOT_CG] = imx_clk_gate3("arm_m4_cg", "arm_m4_src", base + 0x8080, 28);
- clks[IMX7D_ARM_M0_ROOT_CG] = imx_clk_gate3("arm_m0_cg", "arm_m0_src", base + 0x8100, 28);
clks[IMX7D_MAIN_AXI_ROOT_CG] = imx_clk_gate3("axi_cg", "axi_src", base + 0x8800, 28);
clks[IMX7D_DISP_AXI_ROOT_CG] = imx_clk_gate3("disp_axi_cg", "disp_axi_src", base + 0x8880, 28);
clks[IMX7D_ENET_AXI_ROOT_CG] = imx_clk_gate3("enet_axi_cg", "enet_axi_src", base + 0x8900, 28);
@@ -721,7 +714,6 @@ static void __init imx7d_clocks_init(struct device_node *ccm_node)
clks[IMX7D_ARM_A7_ROOT_DIV] = imx_clk_divider2("arm_a7_div", "arm_a7_cg", base + 0x8000, 0, 3);
clks[IMX7D_ARM_M4_ROOT_DIV] = imx_clk_divider2("arm_m4_div", "arm_m4_cg", base + 0x8080, 0, 3);
- clks[IMX7D_ARM_M0_ROOT_DIV] = imx_clk_divider2("arm_m0_div", "arm_m0_cg", base + 0x8100, 0, 3);
clks[IMX7D_MAIN_AXI_ROOT_DIV] = imx_clk_divider2("axi_post_div", "axi_pre_div", base + 0x8800, 0, 6);
clks[IMX7D_DISP_AXI_ROOT_DIV] = imx_clk_divider2("disp_axi_post_div", "disp_axi_pre_div", base + 0x8880, 0, 6);
clks[IMX7D_ENET_AXI_ROOT_DIV] = imx_clk_divider2("enet_axi_post_div", "enet_axi_pre_div", base + 0x8900, 0, 6);
@@ -793,7 +785,6 @@ static void __init imx7d_clocks_init(struct device_node *ccm_node)
clks[IMX7D_ARM_A7_ROOT_CLK] = imx_clk_gate4("arm_a7_root_clk", "arm_a7_div", base + 0x4000, 0);
clks[IMX7D_ARM_M4_ROOT_CLK] = imx_clk_gate4("arm_m4_root_clk", "arm_m4_div", base + 0x4010, 0);
- clks[IMX7D_ARM_M0_ROOT_CLK] = imx_clk_gate4("arm_m0_root_clk", "arm_m0_div", base + 0x4020, 0);
clks[IMX7D_MAIN_AXI_ROOT_CLK] = imx_clk_gate4("main_axi_root_clk", "axi_post_div", base + 0x4040, 0);
clks[IMX7D_DISP_AXI_ROOT_CLK] = imx_clk_gate4("disp_axi_root_clk", "disp_axi_post_div", base + 0x4050, 0);
clks[IMX7D_ENET_AXI_ROOT_CLK] = imx_clk_gate4("enet_axi_root_clk", "enet_axi_post_div", base + 0x4060, 0);
diff --git a/include/dt-bindings/clock/imx7d-clock.h b/include/dt-bindings/clock/imx7d-clock.h
index de62a83..bf03b88 100644
--- a/include/dt-bindings/clock/imx7d-clock.h
+++ b/include/dt-bindings/clock/imx7d-clock.h
@@ -80,377 +80,373 @@
#define IMX7D_ARM_M4_ROOT_SRC 67
#define IMX7D_ARM_M4_ROOT_CG 68
#define IMX7D_ARM_M4_ROOT_DIV 69
-#define IMX7D_ARM_M0_ROOT_CLK 70
-#define IMX7D_ARM_M0_ROOT_SRC 71
-#define IMX7D_ARM_M0_ROOT_CG 72
-#define IMX7D_ARM_M0_ROOT_DIV 73
-#define IMX7D_MAIN_AXI_ROOT_CLK 74
-#define IMX7D_MAIN_AXI_ROOT_SRC 75
-#define IMX7D_MAIN_AXI_ROOT_CG 76
-#define IMX7D_MAIN_AXI_ROOT_DIV 77
-#define IMX7D_DISP_AXI_ROOT_CLK 78
-#define IMX7D_DISP_AXI_ROOT_SRC 79
-#define IMX7D_DISP_AXI_ROOT_CG 80
-#define IMX7D_DISP_AXI_ROOT_DIV 81
-#define IMX7D_ENET_AXI_ROOT_CLK 82
-#define IMX7D_ENET_AXI_ROOT_SRC 83
-#define IMX7D_ENET_AXI_ROOT_CG 84
-#define IMX7D_ENET_AXI_ROOT_DIV 85
-#define IMX7D_NAND_USDHC_BUS_ROOT_CLK 86
-#define IMX7D_NAND_USDHC_BUS_ROOT_SRC 87
-#define IMX7D_NAND_USDHC_BUS_ROOT_CG 88
-#define IMX7D_NAND_USDHC_BUS_ROOT_DIV 89
-#define IMX7D_AHB_CHANNEL_ROOT_CLK 90
-#define IMX7D_AHB_CHANNEL_ROOT_SRC 91
-#define IMX7D_AHB_CHANNEL_ROOT_CG 92
-#define IMX7D_AHB_CHANNEL_ROOT_DIV 93
-#define IMX7D_DRAM_PHYM_ROOT_CLK 94
-#define IMX7D_DRAM_PHYM_ROOT_SRC 95
-#define IMX7D_DRAM_PHYM_ROOT_CG 96
-#define IMX7D_DRAM_PHYM_ROOT_DIV 97
-#define IMX7D_DRAM_ROOT_CLK 98
-#define IMX7D_DRAM_ROOT_SRC 99
-#define IMX7D_DRAM_ROOT_CG 100
-#define IMX7D_DRAM_ROOT_DIV 101
-#define IMX7D_DRAM_PHYM_ALT_ROOT_CLK 102
-#define IMX7D_DRAM_PHYM_ALT_ROOT_SRC 103
-#define IMX7D_DRAM_PHYM_ALT_ROOT_CG 104
-#define IMX7D_DRAM_PHYM_ALT_ROOT_DIV 105
-#define IMX7D_DRAM_ALT_ROOT_CLK 106
-#define IMX7D_DRAM_ALT_ROOT_SRC 107
-#define IMX7D_DRAM_ALT_ROOT_CG 108
-#define IMX7D_DRAM_ALT_ROOT_DIV 109
-#define IMX7D_USB_HSIC_ROOT_CLK 110
-#define IMX7D_USB_HSIC_ROOT_SRC 111
-#define IMX7D_USB_HSIC_ROOT_CG 112
-#define IMX7D_USB_HSIC_ROOT_DIV 113
-#define IMX7D_PCIE_CTRL_ROOT_CLK 114
-#define IMX7D_PCIE_CTRL_ROOT_SRC 115
-#define IMX7D_PCIE_CTRL_ROOT_CG 116
-#define IMX7D_PCIE_CTRL_ROOT_DIV 117
-#define IMX7D_PCIE_PHY_ROOT_CLK 118
-#define IMX7D_PCIE_PHY_ROOT_SRC 119
-#define IMX7D_PCIE_PHY_ROOT_CG 120
-#define IMX7D_PCIE_PHY_ROOT_DIV 121
-#define IMX7D_EPDC_PIXEL_ROOT_CLK 122
-#define IMX7D_EPDC_PIXEL_ROOT_SRC 123
-#define IMX7D_EPDC_PIXEL_ROOT_CG 124
-#define IMX7D_EPDC_PIXEL_ROOT_DIV 125
-#define IMX7D_LCDIF_PIXEL_ROOT_CLK 126
-#define IMX7D_LCDIF_PIXEL_ROOT_SRC 127
-#define IMX7D_LCDIF_PIXEL_ROOT_CG 128
-#define IMX7D_LCDIF_PIXEL_ROOT_DIV 129
-#define IMX7D_MIPI_DSI_ROOT_CLK 130
-#define IMX7D_MIPI_DSI_ROOT_SRC 131
-#define IMX7D_MIPI_DSI_ROOT_CG 132
-#define IMX7D_MIPI_DSI_ROOT_DIV 133
-#define IMX7D_MIPI_CSI_ROOT_CLK 134
-#define IMX7D_MIPI_CSI_ROOT_SRC 135
-#define IMX7D_MIPI_CSI_ROOT_CG 136
-#define IMX7D_MIPI_CSI_ROOT_DIV 137
-#define IMX7D_MIPI_DPHY_ROOT_CLK 138
-#define IMX7D_MIPI_DPHY_ROOT_SRC 139
-#define IMX7D_MIPI_DPHY_ROOT_CG 140
-#define IMX7D_MIPI_DPHY_ROOT_DIV 141
-#define IMX7D_SAI1_ROOT_CLK 142
-#define IMX7D_SAI1_ROOT_SRC 143
-#define IMX7D_SAI1_ROOT_CG 144
-#define IMX7D_SAI1_ROOT_DIV 145
-#define IMX7D_SAI2_ROOT_CLK 146
-#define IMX7D_SAI2_ROOT_SRC 147
-#define IMX7D_SAI2_ROOT_CG 148
-#define IMX7D_SAI2_ROOT_DIV 149
-#define IMX7D_SAI3_ROOT_CLK 150
-#define IMX7D_SAI3_ROOT_SRC 151
-#define IMX7D_SAI3_ROOT_CG 152
-#define IMX7D_SAI3_ROOT_DIV 153
-#define IMX7D_SPDIF_ROOT_CLK 154
-#define IMX7D_SPDIF_ROOT_SRC 155
-#define IMX7D_SPDIF_ROOT_CG 156
-#define IMX7D_SPDIF_ROOT_DIV 157
-#define IMX7D_ENET1_REF_ROOT_CLK 158
-#define IMX7D_ENET1_REF_ROOT_SRC 159
-#define IMX7D_ENET1_REF_ROOT_CG 160
-#define IMX7D_ENET1_REF_ROOT_DIV 161
-#define IMX7D_ENET1_TIME_ROOT_CLK 162
-#define IMX7D_ENET1_TIME_ROOT_SRC 163
-#define IMX7D_ENET1_TIME_ROOT_CG 164
-#define IMX7D_ENET1_TIME_ROOT_DIV 165
-#define IMX7D_ENET2_REF_ROOT_CLK 166
-#define IMX7D_ENET2_REF_ROOT_SRC 167
-#define IMX7D_ENET2_REF_ROOT_CG 168
-#define IMX7D_ENET2_REF_ROOT_DIV 169
-#define IMX7D_ENET2_TIME_ROOT_CLK 170
-#define IMX7D_ENET2_TIME_ROOT_SRC 171
-#define IMX7D_ENET2_TIME_ROOT_CG 172
-#define IMX7D_ENET2_TIME_ROOT_DIV 173
-#define IMX7D_ENET_PHY_REF_ROOT_CLK 174
-#define IMX7D_ENET_PHY_REF_ROOT_SRC 175
-#define IMX7D_ENET_PHY_REF_ROOT_CG 176
-#define IMX7D_ENET_PHY_REF_ROOT_DIV 177
-#define IMX7D_EIM_ROOT_CLK 178
-#define IMX7D_EIM_ROOT_SRC 179
-#define IMX7D_EIM_ROOT_CG 180
-#define IMX7D_EIM_ROOT_DIV 181
-#define IMX7D_NAND_ROOT_CLK 182
-#define IMX7D_NAND_ROOT_SRC 183
-#define IMX7D_NAND_ROOT_CG 184
-#define IMX7D_NAND_ROOT_DIV 185
-#define IMX7D_QSPI_ROOT_CLK 186
-#define IMX7D_QSPI_ROOT_SRC 187
-#define IMX7D_QSPI_ROOT_CG 188
-#define IMX7D_QSPI_ROOT_DIV 189
-#define IMX7D_USDHC1_ROOT_CLK 190
-#define IMX7D_USDHC1_ROOT_SRC 191
-#define IMX7D_USDHC1_ROOT_CG 192
-#define IMX7D_USDHC1_ROOT_DIV 193
-#define IMX7D_USDHC2_ROOT_CLK 194
-#define IMX7D_USDHC2_ROOT_SRC 195
-#define IMX7D_USDHC2_ROOT_CG 196
-#define IMX7D_USDHC2_ROOT_DIV 197
-#define IMX7D_USDHC3_ROOT_CLK 198
-#define IMX7D_USDHC3_ROOT_SRC 199
-#define IMX7D_USDHC3_ROOT_CG 200
-#define IMX7D_USDHC3_ROOT_DIV 201
-#define IMX7D_CAN1_ROOT_CLK 202
-#define IMX7D_CAN1_ROOT_SRC 203
-#define IMX7D_CAN1_ROOT_CG 204
-#define IMX7D_CAN1_ROOT_DIV 205
-#define IMX7D_CAN2_ROOT_CLK 206
-#define IMX7D_CAN2_ROOT_SRC 207
-#define IMX7D_CAN2_ROOT_CG 208
-#define IMX7D_CAN2_ROOT_DIV 209
-#define IMX7D_I2C1_ROOT_CLK 210
-#define IMX7D_I2C1_ROOT_SRC 211
-#define IMX7D_I2C1_ROOT_CG 212
-#define IMX7D_I2C1_ROOT_DIV 213
-#define IMX7D_I2C2_ROOT_CLK 214
-#define IMX7D_I2C2_ROOT_SRC 215
-#define IMX7D_I2C2_ROOT_CG 216
-#define IMX7D_I2C2_ROOT_DIV 217
-#define IMX7D_I2C3_ROOT_CLK 218
-#define IMX7D_I2C3_ROOT_SRC 219
-#define IMX7D_I2C3_ROOT_CG 220
-#define IMX7D_I2C3_ROOT_DIV 221
-#define IMX7D_I2C4_ROOT_CLK 222
-#define IMX7D_I2C4_ROOT_SRC 223
-#define IMX7D_I2C4_ROOT_CG 224
-#define IMX7D_I2C4_ROOT_DIV 225
-#define IMX7D_UART1_ROOT_CLK 226
-#define IMX7D_UART1_ROOT_SRC 227
-#define IMX7D_UART1_ROOT_CG 228
-#define IMX7D_UART1_ROOT_DIV 229
-#define IMX7D_UART2_ROOT_CLK 230
-#define IMX7D_UART2_ROOT_SRC 231
-#define IMX7D_UART2_ROOT_CG 232
-#define IMX7D_UART2_ROOT_DIV 233
-#define IMX7D_UART3_ROOT_CLK 234
-#define IMX7D_UART3_ROOT_SRC 235
-#define IMX7D_UART3_ROOT_CG 236
-#define IMX7D_UART3_ROOT_DIV 237
-#define IMX7D_UART4_ROOT_CLK 238
-#define IMX7D_UART4_ROOT_SRC 239
-#define IMX7D_UART4_ROOT_CG 240
-#define IMX7D_UART4_ROOT_DIV 241
-#define IMX7D_UART5_ROOT_CLK 242
-#define IMX7D_UART5_ROOT_SRC 243
-#define IMX7D_UART5_ROOT_CG 244
-#define IMX7D_UART5_ROOT_DIV 245
-#define IMX7D_UART6_ROOT_CLK 246
-#define IMX7D_UART6_ROOT_SRC 247
-#define IMX7D_UART6_ROOT_CG 248
-#define IMX7D_UART6_ROOT_DIV 249
-#define IMX7D_UART7_ROOT_CLK 250
-#define IMX7D_UART7_ROOT_SRC 251
-#define IMX7D_UART7_ROOT_CG 252
-#define IMX7D_UART7_ROOT_DIV 253
-#define IMX7D_ECSPI1_ROOT_CLK 254
-#define IMX7D_ECSPI1_ROOT_SRC 255
-#define IMX7D_ECSPI1_ROOT_CG 256
-#define IMX7D_ECSPI1_ROOT_DIV 257
-#define IMX7D_ECSPI2_ROOT_CLK 258
-#define IMX7D_ECSPI2_ROOT_SRC 259
-#define IMX7D_ECSPI2_ROOT_CG 260
-#define IMX7D_ECSPI2_ROOT_DIV 261
-#define IMX7D_ECSPI3_ROOT_CLK 262
-#define IMX7D_ECSPI3_ROOT_SRC 263
-#define IMX7D_ECSPI3_ROOT_CG 264
-#define IMX7D_ECSPI3_ROOT_DIV 265
-#define IMX7D_ECSPI4_ROOT_CLK 266
-#define IMX7D_ECSPI4_ROOT_SRC 267
-#define IMX7D_ECSPI4_ROOT_CG 268
-#define IMX7D_ECSPI4_ROOT_DIV 269
-#define IMX7D_PWM1_ROOT_CLK 270
-#define IMX7D_PWM1_ROOT_SRC 271
-#define IMX7D_PWM1_ROOT_CG 272
-#define IMX7D_PWM1_ROOT_DIV 273
-#define IMX7D_PWM2_ROOT_CLK 274
-#define IMX7D_PWM2_ROOT_SRC 275
-#define IMX7D_PWM2_ROOT_CG 276
-#define IMX7D_PWM2_ROOT_DIV 277
-#define IMX7D_PWM3_ROOT_CLK 278
-#define IMX7D_PWM3_ROOT_SRC 279
-#define IMX7D_PWM3_ROOT_CG 280
-#define IMX7D_PWM3_ROOT_DIV 281
-#define IMX7D_PWM4_ROOT_CLK 282
-#define IMX7D_PWM4_ROOT_SRC 283
-#define IMX7D_PWM4_ROOT_CG 284
-#define IMX7D_PWM4_ROOT_DIV 285
-#define IMX7D_FLEXTIMER1_ROOT_CLK 286
-#define IMX7D_FLEXTIMER1_ROOT_SRC 287
-#define IMX7D_FLEXTIMER1_ROOT_CG 288
-#define IMX7D_FLEXTIMER1_ROOT_DIV 289
-#define IMX7D_FLEXTIMER2_ROOT_CLK 290
-#define IMX7D_FLEXTIMER2_ROOT_SRC 291
-#define IMX7D_FLEXTIMER2_ROOT_CG 292
-#define IMX7D_FLEXTIMER2_ROOT_DIV 293
-#define IMX7D_SIM1_ROOT_CLK 294
-#define IMX7D_SIM1_ROOT_SRC 295
-#define IMX7D_SIM1_ROOT_CG 296
-#define IMX7D_SIM1_ROOT_DIV 297
-#define IMX7D_SIM2_ROOT_CLK 298
-#define IMX7D_SIM2_ROOT_SRC 299
-#define IMX7D_SIM2_ROOT_CG 300
-#define IMX7D_SIM2_ROOT_DIV 301
-#define IMX7D_GPT1_ROOT_CLK 302
-#define IMX7D_GPT1_ROOT_SRC 303
-#define IMX7D_GPT1_ROOT_CG 304
-#define IMX7D_GPT1_ROOT_DIV 305
-#define IMX7D_GPT2_ROOT_CLK 306
-#define IMX7D_GPT2_ROOT_SRC 307
-#define IMX7D_GPT2_ROOT_CG 308
-#define IMX7D_GPT2_ROOT_DIV 309
-#define IMX7D_GPT3_ROOT_CLK 310
-#define IMX7D_GPT3_ROOT_SRC 311
-#define IMX7D_GPT3_ROOT_CG 312
-#define IMX7D_GPT3_ROOT_DIV 313
-#define IMX7D_GPT4_ROOT_CLK 314
-#define IMX7D_GPT4_ROOT_SRC 315
-#define IMX7D_GPT4_ROOT_CG 316
-#define IMX7D_GPT4_ROOT_DIV 317
-#define IMX7D_TRACE_ROOT_CLK 318
-#define IMX7D_TRACE_ROOT_SRC 319
-#define IMX7D_TRACE_ROOT_CG 320
-#define IMX7D_TRACE_ROOT_DIV 321
-#define IMX7D_WDOG1_ROOT_CLK 322
-#define IMX7D_WDOG_ROOT_SRC 323
-#define IMX7D_WDOG_ROOT_CG 324
-#define IMX7D_WDOG_ROOT_DIV 325
-#define IMX7D_CSI_MCLK_ROOT_CLK 326
-#define IMX7D_CSI_MCLK_ROOT_SRC 327
-#define IMX7D_CSI_MCLK_ROOT_CG 328
-#define IMX7D_CSI_MCLK_ROOT_DIV 329
-#define IMX7D_AUDIO_MCLK_ROOT_CLK 330
-#define IMX7D_AUDIO_MCLK_ROOT_SRC 331
-#define IMX7D_AUDIO_MCLK_ROOT_CG 332
-#define IMX7D_AUDIO_MCLK_ROOT_DIV 333
-#define IMX7D_WRCLK_ROOT_CLK 334
-#define IMX7D_WRCLK_ROOT_SRC 335
-#define IMX7D_WRCLK_ROOT_CG 336
-#define IMX7D_WRCLK_ROOT_DIV 337
-#define IMX7D_CLKO1_ROOT_SRC 338
-#define IMX7D_CLKO1_ROOT_CG 339
-#define IMX7D_CLKO1_ROOT_DIV 340
-#define IMX7D_CLKO2_ROOT_SRC 341
-#define IMX7D_CLKO2_ROOT_CG 342
-#define IMX7D_CLKO2_ROOT_DIV 343
-#define IMX7D_MAIN_AXI_ROOT_PRE_DIV 344
-#define IMX7D_DISP_AXI_ROOT_PRE_DIV 345
-#define IMX7D_ENET_AXI_ROOT_PRE_DIV 346
-#define IMX7D_NAND_USDHC_BUS_ROOT_PRE_DIV 347
-#define IMX7D_AHB_CHANNEL_ROOT_PRE_DIV 348
-#define IMX7D_USB_HSIC_ROOT_PRE_DIV 349
-#define IMX7D_PCIE_CTRL_ROOT_PRE_DIV 350
-#define IMX7D_PCIE_PHY_ROOT_PRE_DIV 351
-#define IMX7D_EPDC_PIXEL_ROOT_PRE_DIV 352
-#define IMX7D_LCDIF_PIXEL_ROOT_PRE_DIV 353
-#define IMX7D_MIPI_DSI_ROOT_PRE_DIV 354
-#define IMX7D_MIPI_CSI_ROOT_PRE_DIV 355
-#define IMX7D_MIPI_DPHY_ROOT_PRE_DIV 356
-#define IMX7D_SAI1_ROOT_PRE_DIV 357
-#define IMX7D_SAI2_ROOT_PRE_DIV 358
-#define IMX7D_SAI3_ROOT_PRE_DIV 359
-#define IMX7D_SPDIF_ROOT_PRE_DIV 360
-#define IMX7D_ENET1_REF_ROOT_PRE_DIV 361
-#define IMX7D_ENET1_TIME_ROOT_PRE_DIV 362
-#define IMX7D_ENET2_REF_ROOT_PRE_DIV 363
-#define IMX7D_ENET2_TIME_ROOT_PRE_DIV 364
-#define IMX7D_ENET_PHY_REF_ROOT_PRE_DIV 365
-#define IMX7D_EIM_ROOT_PRE_DIV 366
-#define IMX7D_NAND_ROOT_PRE_DIV 367
-#define IMX7D_QSPI_ROOT_PRE_DIV 368
-#define IMX7D_USDHC1_ROOT_PRE_DIV 369
-#define IMX7D_USDHC2_ROOT_PRE_DIV 370
-#define IMX7D_USDHC3_ROOT_PRE_DIV 371
-#define IMX7D_CAN1_ROOT_PRE_DIV 372
-#define IMX7D_CAN2_ROOT_PRE_DIV 373
-#define IMX7D_I2C1_ROOT_PRE_DIV 374
-#define IMX7D_I2C2_ROOT_PRE_DIV 375
-#define IMX7D_I2C3_ROOT_PRE_DIV 376
-#define IMX7D_I2C4_ROOT_PRE_DIV 377
-#define IMX7D_UART1_ROOT_PRE_DIV 378
-#define IMX7D_UART2_ROOT_PRE_DIV 379
-#define IMX7D_UART3_ROOT_PRE_DIV 380
-#define IMX7D_UART4_ROOT_PRE_DIV 381
-#define IMX7D_UART5_ROOT_PRE_DIV 382
-#define IMX7D_UART6_ROOT_PRE_DIV 383
-#define IMX7D_UART7_ROOT_PRE_DIV 384
-#define IMX7D_ECSPI1_ROOT_PRE_DIV 385
-#define IMX7D_ECSPI2_ROOT_PRE_DIV 386
-#define IMX7D_ECSPI3_ROOT_PRE_DIV 387
-#define IMX7D_ECSPI4_ROOT_PRE_DIV 388
-#define IMX7D_PWM1_ROOT_PRE_DIV 389
-#define IMX7D_PWM2_ROOT_PRE_DIV 390
-#define IMX7D_PWM3_ROOT_PRE_DIV 391
-#define IMX7D_PWM4_ROOT_PRE_DIV 392
-#define IMX7D_FLEXTIMER1_ROOT_PRE_DIV 393
-#define IMX7D_FLEXTIMER2_ROOT_PRE_DIV 394
-#define IMX7D_SIM1_ROOT_PRE_DIV 395
-#define IMX7D_SIM2_ROOT_PRE_DIV 396
-#define IMX7D_GPT1_ROOT_PRE_DIV 397
-#define IMX7D_GPT2_ROOT_PRE_DIV 398
-#define IMX7D_GPT3_ROOT_PRE_DIV 399
-#define IMX7D_GPT4_ROOT_PRE_DIV 400
-#define IMX7D_TRACE_ROOT_PRE_DIV 401
-#define IMX7D_WDOG_ROOT_PRE_DIV 402
-#define IMX7D_CSI_MCLK_ROOT_PRE_DIV 403
-#define IMX7D_AUDIO_MCLK_ROOT_PRE_DIV 404
-#define IMX7D_WRCLK_ROOT_PRE_DIV 405
-#define IMX7D_CLKO1_ROOT_PRE_DIV 406
-#define IMX7D_CLKO2_ROOT_PRE_DIV 407
-#define IMX7D_DRAM_PHYM_ALT_ROOT_PRE_DIV 408
-#define IMX7D_DRAM_ALT_ROOT_PRE_DIV 409
-#define IMX7D_LVDS1_IN_CLK 410
-#define IMX7D_LVDS1_OUT_SEL 411
-#define IMX7D_LVDS1_OUT_CLK 412
-#define IMX7D_CLK_DUMMY 413
-#define IMX7D_GPT_3M_CLK 414
-#define IMX7D_OCRAM_CLK 415
-#define IMX7D_OCRAM_S_CLK 416
-#define IMX7D_WDOG2_ROOT_CLK 417
-#define IMX7D_WDOG3_ROOT_CLK 418
-#define IMX7D_WDOG4_ROOT_CLK 419
-#define IMX7D_SDMA_CORE_CLK 420
-#define IMX7D_USB1_MAIN_480M_CLK 421
-#define IMX7D_USB_CTRL_CLK 422
-#define IMX7D_USB_PHY1_CLK 423
-#define IMX7D_USB_PHY2_CLK 424
-#define IMX7D_IPG_ROOT_CLK 425
-#define IMX7D_SAI1_IPG_CLK 426
-#define IMX7D_SAI2_IPG_CLK 427
-#define IMX7D_SAI3_IPG_CLK 428
-#define IMX7D_PLL_AUDIO_TEST_DIV 429
-#define IMX7D_PLL_AUDIO_POST_DIV 430
-#define IMX7D_PLL_VIDEO_TEST_DIV 431
-#define IMX7D_PLL_VIDEO_POST_DIV 432
-#define IMX7D_MU_ROOT_CLK 433
-#define IMX7D_SEMA4_HS_ROOT_CLK 434
-#define IMX7D_PLL_DRAM_TEST_DIV 435
-#define IMX7D_ADC_ROOT_CLK 436
-#define IMX7D_CLK_ARM 437
-#define IMX7D_CKIL 438
-#define IMX7D_OCOTP_CLK 439
-#define IMX7D_NAND_RAWNAND_CLK 440
-#define IMX7D_NAND_USDHC_BUS_RAWNAND_CLK 441
-#define IMX7D_CLK_END 442
+#define IMX7D_MAIN_AXI_ROOT_CLK 70
+#define IMX7D_MAIN_AXI_ROOT_SRC 71
+#define IMX7D_MAIN_AXI_ROOT_CG 72
+#define IMX7D_MAIN_AXI_ROOT_DIV 73
+#define IMX7D_DISP_AXI_ROOT_CLK 74
+#define IMX7D_DISP_AXI_ROOT_SRC 75
+#define IMX7D_DISP_AXI_ROOT_CG 76
+#define IMX7D_DISP_AXI_ROOT_DIV 77
+#define IMX7D_ENET_AXI_ROOT_CLK 78
+#define IMX7D_ENET_AXI_ROOT_SRC 79
+#define IMX7D_ENET_AXI_ROOT_CG 80
+#define IMX7D_ENET_AXI_ROOT_DIV 81
+#define IMX7D_NAND_USDHC_BUS_ROOT_CLK 82
+#define IMX7D_NAND_USDHC_BUS_ROOT_SRC 83
+#define IMX7D_NAND_USDHC_BUS_ROOT_CG 84
+#define IMX7D_NAND_USDHC_BUS_ROOT_DIV 85
+#define IMX7D_AHB_CHANNEL_ROOT_CLK 86
+#define IMX7D_AHB_CHANNEL_ROOT_SRC 87
+#define IMX7D_AHB_CHANNEL_ROOT_CG 88
+#define IMX7D_AHB_CHANNEL_ROOT_DIV 89
+#define IMX7D_DRAM_PHYM_ROOT_CLK 90
+#define IMX7D_DRAM_PHYM_ROOT_SRC 91
+#define IMX7D_DRAM_PHYM_ROOT_CG 92
+#define IMX7D_DRAM_PHYM_ROOT_DIV 93
+#define IMX7D_DRAM_ROOT_CLK 94
+#define IMX7D_DRAM_ROOT_SRC 95
+#define IMX7D_DRAM_ROOT_CG 96
+#define IMX7D_DRAM_ROOT_DIV 97
+#define IMX7D_DRAM_PHYM_ALT_ROOT_CLK 98
+#define IMX7D_DRAM_PHYM_ALT_ROOT_SRC 99
+#define IMX7D_DRAM_PHYM_ALT_ROOT_CG 100
+#define IMX7D_DRAM_PHYM_ALT_ROOT_DIV 101
+#define IMX7D_DRAM_ALT_ROOT_CLK 102
+#define IMX7D_DRAM_ALT_ROOT_SRC 103
+#define IMX7D_DRAM_ALT_ROOT_CG 104
+#define IMX7D_DRAM_ALT_ROOT_DIV 105
+#define IMX7D_USB_HSIC_ROOT_CLK 106
+#define IMX7D_USB_HSIC_ROOT_SRC 107
+#define IMX7D_USB_HSIC_ROOT_CG 108
+#define IMX7D_USB_HSIC_ROOT_DIV 109
+#define IMX7D_PCIE_CTRL_ROOT_CLK 110
+#define IMX7D_PCIE_CTRL_ROOT_SRC 111
+#define IMX7D_PCIE_CTRL_ROOT_CG 112
+#define IMX7D_PCIE_CTRL_ROOT_DIV 113
+#define IMX7D_PCIE_PHY_ROOT_CLK 114
+#define IMX7D_PCIE_PHY_ROOT_SRC 115
+#define IMX7D_PCIE_PHY_ROOT_CG 116
+#define IMX7D_PCIE_PHY_ROOT_DIV 117
+#define IMX7D_EPDC_PIXEL_ROOT_CLK 118
+#define IMX7D_EPDC_PIXEL_ROOT_SRC 119
+#define IMX7D_EPDC_PIXEL_ROOT_CG 120
+#define IMX7D_EPDC_PIXEL_ROOT_DIV 121
+#define IMX7D_LCDIF_PIXEL_ROOT_CLK 122
+#define IMX7D_LCDIF_PIXEL_ROOT_SRC 123
+#define IMX7D_LCDIF_PIXEL_ROOT_CG 124
+#define IMX7D_LCDIF_PIXEL_ROOT_DIV 125
+#define IMX7D_MIPI_DSI_ROOT_CLK 126
+#define IMX7D_MIPI_DSI_ROOT_SRC 127
+#define IMX7D_MIPI_DSI_ROOT_CG 128
+#define IMX7D_MIPI_DSI_ROOT_DIV 129
+#define IMX7D_MIPI_CSI_ROOT_CLK 130
+#define IMX7D_MIPI_CSI_ROOT_SRC 131
+#define IMX7D_MIPI_CSI_ROOT_CG 132
+#define IMX7D_MIPI_CSI_ROOT_DIV 133
+#define IMX7D_MIPI_DPHY_ROOT_CLK 134
+#define IMX7D_MIPI_DPHY_ROOT_SRC 135
+#define IMX7D_MIPI_DPHY_ROOT_CG 136
+#define IMX7D_MIPI_DPHY_ROOT_DIV 137
+#define IMX7D_SAI1_ROOT_CLK 138
+#define IMX7D_SAI1_ROOT_SRC 139
+#define IMX7D_SAI1_ROOT_CG 140
+#define IMX7D_SAI1_ROOT_DIV 141
+#define IMX7D_SAI2_ROOT_CLK 142
+#define IMX7D_SAI2_ROOT_SRC 143
+#define IMX7D_SAI2_ROOT_CG 144
+#define IMX7D_SAI2_ROOT_DIV 145
+#define IMX7D_SAI3_ROOT_CLK 146
+#define IMX7D_SAI3_ROOT_SRC 147
+#define IMX7D_SAI3_ROOT_CG 148
+#define IMX7D_SAI3_ROOT_DIV 149
+#define IMX7D_SPDIF_ROOT_CLK 150
+#define IMX7D_SPDIF_ROOT_SRC 151
+#define IMX7D_SPDIF_ROOT_CG 152
+#define IMX7D_SPDIF_ROOT_DIV 153
+#define IMX7D_ENET1_REF_ROOT_CLK 154
+#define IMX7D_ENET1_REF_ROOT_SRC 155
+#define IMX7D_ENET1_REF_ROOT_CG 156
+#define IMX7D_ENET1_REF_ROOT_DIV 157
+#define IMX7D_ENET1_TIME_ROOT_CLK 158
+#define IMX7D_ENET1_TIME_ROOT_SRC 159
+#define IMX7D_ENET1_TIME_ROOT_CG 160
+#define IMX7D_ENET1_TIME_ROOT_DIV 161
+#define IMX7D_ENET2_REF_ROOT_CLK 162
+#define IMX7D_ENET2_REF_ROOT_SRC 163
+#define IMX7D_ENET2_REF_ROOT_CG 164
+#define IMX7D_ENET2_REF_ROOT_DIV 165
+#define IMX7D_ENET2_TIME_ROOT_CLK 166
+#define IMX7D_ENET2_TIME_ROOT_SRC 167
+#define IMX7D_ENET2_TIME_ROOT_CG 168
+#define IMX7D_ENET2_TIME_ROOT_DIV 169
+#define IMX7D_ENET_PHY_REF_ROOT_CLK 170
+#define IMX7D_ENET_PHY_REF_ROOT_SRC 171
+#define IMX7D_ENET_PHY_REF_ROOT_CG 172
+#define IMX7D_ENET_PHY_REF_ROOT_DIV 173
+#define IMX7D_EIM_ROOT_CLK 174
+#define IMX7D_EIM_ROOT_SRC 175
+#define IMX7D_EIM_ROOT_CG 176
+#define IMX7D_EIM_ROOT_DIV 177
+#define IMX7D_NAND_ROOT_CLK 178
+#define IMX7D_NAND_ROOT_SRC 179
+#define IMX7D_NAND_ROOT_CG 180
+#define IMX7D_NAND_ROOT_DIV 181
+#define IMX7D_QSPI_ROOT_CLK 182
+#define IMX7D_QSPI_ROOT_SRC 183
+#define IMX7D_QSPI_ROOT_CG 184
+#define IMX7D_QSPI_ROOT_DIV 185
+#define IMX7D_USDHC1_ROOT_CLK 186
+#define IMX7D_USDHC1_ROOT_SRC 187
+#define IMX7D_USDHC1_ROOT_CG 188
+#define IMX7D_USDHC1_ROOT_DIV 189
+#define IMX7D_USDHC2_ROOT_CLK 190
+#define IMX7D_USDHC2_ROOT_SRC 191
+#define IMX7D_USDHC2_ROOT_CG 192
+#define IMX7D_USDHC2_ROOT_DIV 193
+#define IMX7D_USDHC3_ROOT_CLK 194
+#define IMX7D_USDHC3_ROOT_SRC 195
+#define IMX7D_USDHC3_ROOT_CG 196
+#define IMX7D_USDHC3_ROOT_DIV 197
+#define IMX7D_CAN1_ROOT_CLK 198
+#define IMX7D_CAN1_ROOT_SRC 199
+#define IMX7D_CAN1_ROOT_CG 200
+#define IMX7D_CAN1_ROOT_DIV 201
+#define IMX7D_CAN2_ROOT_CLK 202
+#define IMX7D_CAN2_ROOT_SRC 203
+#define IMX7D_CAN2_ROOT_CG 204
+#define IMX7D_CAN2_ROOT_DIV 205
+#define IMX7D_I2C1_ROOT_CLK 206
+#define IMX7D_I2C1_ROOT_SRC 207
+#define IMX7D_I2C1_ROOT_CG 208
+#define IMX7D_I2C1_ROOT_DIV 209
+#define IMX7D_I2C2_ROOT_CLK 210
+#define IMX7D_I2C2_ROOT_SRC 211
+#define IMX7D_I2C2_ROOT_CG 212
+#define IMX7D_I2C2_ROOT_DIV 213
+#define IMX7D_I2C3_ROOT_CLK 214
+#define IMX7D_I2C3_ROOT_SRC 215
+#define IMX7D_I2C3_ROOT_CG 216
+#define IMX7D_I2C3_ROOT_DIV 217
+#define IMX7D_I2C4_ROOT_CLK 218
+#define IMX7D_I2C4_ROOT_SRC 219
+#define IMX7D_I2C4_ROOT_CG 220
+#define IMX7D_I2C4_ROOT_DIV 221
+#define IMX7D_UART1_ROOT_CLK 222
+#define IMX7D_UART1_ROOT_SRC 223
+#define IMX7D_UART1_ROOT_CG 224
+#define IMX7D_UART1_ROOT_DIV 225
+#define IMX7D_UART2_ROOT_CLK 226
+#define IMX7D_UART2_ROOT_SRC 227
+#define IMX7D_UART2_ROOT_CG 228
+#define IMX7D_UART2_ROOT_DIV 229
+#define IMX7D_UART3_ROOT_CLK 230
+#define IMX7D_UART3_ROOT_SRC 231
+#define IMX7D_UART3_ROOT_CG 232
+#define IMX7D_UART3_ROOT_DIV 233
+#define IMX7D_UART4_ROOT_CLK 234
+#define IMX7D_UART4_ROOT_SRC 235
+#define IMX7D_UART4_ROOT_CG 236
+#define IMX7D_UART4_ROOT_DIV 237
+#define IMX7D_UART5_ROOT_CLK 238
+#define IMX7D_UART5_ROOT_SRC 239
+#define IMX7D_UART5_ROOT_CG 240
+#define IMX7D_UART5_ROOT_DIV 241
+#define IMX7D_UART6_ROOT_CLK 242
+#define IMX7D_UART6_ROOT_SRC 243
+#define IMX7D_UART6_ROOT_CG 244
+#define IMX7D_UART6_ROOT_DIV 245
+#define IMX7D_UART7_ROOT_CLK 246
+#define IMX7D_UART7_ROOT_SRC 247
+#define IMX7D_UART7_ROOT_CG 248
+#define IMX7D_UART7_ROOT_DIV 249
+#define IMX7D_ECSPI1_ROOT_CLK 250
+#define IMX7D_ECSPI1_ROOT_SRC 251
+#define IMX7D_ECSPI1_ROOT_CG 252
+#define IMX7D_ECSPI1_ROOT_DIV 253
+#define IMX7D_ECSPI2_ROOT_CLK 254
+#define IMX7D_ECSPI2_ROOT_SRC 255
+#define IMX7D_ECSPI2_ROOT_CG 256
+#define IMX7D_ECSPI2_ROOT_DIV 257
+#define IMX7D_ECSPI3_ROOT_CLK 258
+#define IMX7D_ECSPI3_ROOT_SRC 259
+#define IMX7D_ECSPI3_ROOT_CG 260
+#define IMX7D_ECSPI3_ROOT_DIV 261
+#define IMX7D_ECSPI4_ROOT_CLK 262
+#define IMX7D_ECSPI4_ROOT_SRC 263
+#define IMX7D_ECSPI4_ROOT_CG 264
+#define IMX7D_ECSPI4_ROOT_DIV 265
+#define IMX7D_PWM1_ROOT_CLK 266
+#define IMX7D_PWM1_ROOT_SRC 267
+#define IMX7D_PWM1_ROOT_CG 268
+#define IMX7D_PWM1_ROOT_DIV 269
+#define IMX7D_PWM2_ROOT_CLK 270
+#define IMX7D_PWM2_ROOT_SRC 271
+#define IMX7D_PWM2_ROOT_CG 272
+#define IMX7D_PWM2_ROOT_DIV 273
+#define IMX7D_PWM3_ROOT_CLK 274
+#define IMX7D_PWM3_ROOT_SRC 275
+#define IMX7D_PWM3_ROOT_CG 276
+#define IMX7D_PWM3_ROOT_DIV 277
+#define IMX7D_PWM4_ROOT_CLK 278
+#define IMX7D_PWM4_ROOT_SRC 279
+#define IMX7D_PWM4_ROOT_CG 280
+#define IMX7D_PWM4_ROOT_DIV 281
+#define IMX7D_FLEXTIMER1_ROOT_CLK 282
+#define IMX7D_FLEXTIMER1_ROOT_SRC 283
+#define IMX7D_FLEXTIMER1_ROOT_CG 284
+#define IMX7D_FLEXTIMER1_ROOT_DIV 285
+#define IMX7D_FLEXTIMER2_ROOT_CLK 286
+#define IMX7D_FLEXTIMER2_ROOT_SRC 287
+#define IMX7D_FLEXTIMER2_ROOT_CG 288
+#define IMX7D_FLEXTIMER2_ROOT_DIV 289
+#define IMX7D_SIM1_ROOT_CLK 290
+#define IMX7D_SIM1_ROOT_SRC 291
+#define IMX7D_SIM1_ROOT_CG 292
+#define IMX7D_SIM1_ROOT_DIV 293
+#define IMX7D_SIM2_ROOT_CLK 294
+#define IMX7D_SIM2_ROOT_SRC 295
+#define IMX7D_SIM2_ROOT_CG 296
+#define IMX7D_SIM2_ROOT_DIV 297
+#define IMX7D_GPT1_ROOT_CLK 298
+#define IMX7D_GPT1_ROOT_SRC 299
+#define IMX7D_GPT1_ROOT_CG 300
+#define IMX7D_GPT1_ROOT_DIV 301
+#define IMX7D_GPT2_ROOT_CLK 302
+#define IMX7D_GPT2_ROOT_SRC 303
+#define IMX7D_GPT2_ROOT_CG 304
+#define IMX7D_GPT2_ROOT_DIV 305
+#define IMX7D_GPT3_ROOT_CLK 306
+#define IMX7D_GPT3_ROOT_SRC 307
+#define IMX7D_GPT3_ROOT_CG 308
+#define IMX7D_GPT3_ROOT_DIV 309
+#define IMX7D_GPT4_ROOT_CLK 310
+#define IMX7D_GPT4_ROOT_SRC 311
+#define IMX7D_GPT4_ROOT_CG 312
+#define IMX7D_GPT4_ROOT_DIV 313
+#define IMX7D_TRACE_ROOT_CLK 314
+#define IMX7D_TRACE_ROOT_SRC 315
+#define IMX7D_TRACE_ROOT_CG 316
+#define IMX7D_TRACE_ROOT_DIV 317
+#define IMX7D_WDOG1_ROOT_CLK 318
+#define IMX7D_WDOG_ROOT_SRC 319
+#define IMX7D_WDOG_ROOT_CG 320
+#define IMX7D_WDOG_ROOT_DIV 321
+#define IMX7D_CSI_MCLK_ROOT_CLK 322
+#define IMX7D_CSI_MCLK_ROOT_SRC 323
+#define IMX7D_CSI_MCLK_ROOT_CG 324
+#define IMX7D_CSI_MCLK_ROOT_DIV 325
+#define IMX7D_AUDIO_MCLK_ROOT_CLK 326
+#define IMX7D_AUDIO_MCLK_ROOT_SRC 327
+#define IMX7D_AUDIO_MCLK_ROOT_CG 328
+#define IMX7D_AUDIO_MCLK_ROOT_DIV 329
+#define IMX7D_WRCLK_ROOT_CLK 330
+#define IMX7D_WRCLK_ROOT_SRC 331
+#define IMX7D_WRCLK_ROOT_CG 332
+#define IMX7D_WRCLK_ROOT_DIV 333
+#define IMX7D_CLKO1_ROOT_SRC 334
+#define IMX7D_CLKO1_ROOT_CG 335
+#define IMX7D_CLKO1_ROOT_DIV 336
+#define IMX7D_CLKO2_ROOT_SRC 337
+#define IMX7D_CLKO2_ROOT_CG 338
+#define IMX7D_CLKO2_ROOT_DIV 339
+#define IMX7D_MAIN_AXI_ROOT_PRE_DIV 340
+#define IMX7D_DISP_AXI_ROOT_PRE_DIV 341
+#define IMX7D_ENET_AXI_ROOT_PRE_DIV 342
+#define IMX7D_NAND_USDHC_BUS_ROOT_PRE_DIV 343
+#define IMX7D_AHB_CHANNEL_ROOT_PRE_DIV 344
+#define IMX7D_USB_HSIC_ROOT_PRE_DIV 345
+#define IMX7D_PCIE_CTRL_ROOT_PRE_DIV 346
+#define IMX7D_PCIE_PHY_ROOT_PRE_DIV 347
+#define IMX7D_EPDC_PIXEL_ROOT_PRE_DIV 348
+#define IMX7D_LCDIF_PIXEL_ROOT_PRE_DIV 349
+#define IMX7D_MIPI_DSI_ROOT_PRE_DIV 350
+#define IMX7D_MIPI_CSI_ROOT_PRE_DIV 351
+#define IMX7D_MIPI_DPHY_ROOT_PRE_DIV 352
+#define IMX7D_SAI1_ROOT_PRE_DIV 353
+#define IMX7D_SAI2_ROOT_PRE_DIV 354
+#define IMX7D_SAI3_ROOT_PRE_DIV 355
+#define IMX7D_SPDIF_ROOT_PRE_DIV 356
+#define IMX7D_ENET1_REF_ROOT_PRE_DIV 357
+#define IMX7D_ENET1_TIME_ROOT_PRE_DIV 358
+#define IMX7D_ENET2_REF_ROOT_PRE_DIV 359
+#define IMX7D_ENET2_TIME_ROOT_PRE_DIV 360
+#define IMX7D_ENET_PHY_REF_ROOT_PRE_DIV 361
+#define IMX7D_EIM_ROOT_PRE_DIV 362
+#define IMX7D_NAND_ROOT_PRE_DIV 363
+#define IMX7D_QSPI_ROOT_PRE_DIV 364
+#define IMX7D_USDHC1_ROOT_PRE_DIV 365
+#define IMX7D_USDHC2_ROOT_PRE_DIV 366
+#define IMX7D_USDHC3_ROOT_PRE_DIV 367
+#define IMX7D_CAN1_ROOT_PRE_DIV 368
+#define IMX7D_CAN2_ROOT_PRE_DIV 369
+#define IMX7D_I2C1_ROOT_PRE_DIV 370
+#define IMX7D_I2C2_ROOT_PRE_DIV 371
+#define IMX7D_I2C3_ROOT_PRE_DIV 372
+#define IMX7D_I2C4_ROOT_PRE_DIV 373
+#define IMX7D_UART1_ROOT_PRE_DIV 374
+#define IMX7D_UART2_ROOT_PRE_DIV 375
+#define IMX7D_UART3_ROOT_PRE_DIV 376
+#define IMX7D_UART4_ROOT_PRE_DIV 377
+#define IMX7D_UART5_ROOT_PRE_DIV 378
+#define IMX7D_UART6_ROOT_PRE_DIV 379
+#define IMX7D_UART7_ROOT_PRE_DIV 380
+#define IMX7D_ECSPI1_ROOT_PRE_DIV 381
+#define IMX7D_ECSPI2_ROOT_PRE_DIV 382
+#define IMX7D_ECSPI3_ROOT_PRE_DIV 383
+#define IMX7D_ECSPI4_ROOT_PRE_DIV 384
+#define IMX7D_PWM1_ROOT_PRE_DIV 385
+#define IMX7D_PWM2_ROOT_PRE_DIV 386
+#define IMX7D_PWM3_ROOT_PRE_DIV 387
+#define IMX7D_PWM4_ROOT_PRE_DIV 388
+#define IMX7D_FLEXTIMER1_ROOT_PRE_DIV 389
+#define IMX7D_FLEXTIMER2_ROOT_PRE_DIV 390
+#define IMX7D_SIM1_ROOT_PRE_DIV 391
+#define IMX7D_SIM2_ROOT_PRE_DIV 392
+#define IMX7D_GPT1_ROOT_PRE_DIV 393
+#define IMX7D_GPT2_ROOT_PRE_DIV 394
+#define IMX7D_GPT3_ROOT_PRE_DIV 395
+#define IMX7D_GPT4_ROOT_PRE_DIV 396
+#define IMX7D_TRACE_ROOT_PRE_DIV 397
+#define IMX7D_WDOG_ROOT_PRE_DIV 398
+#define IMX7D_CSI_MCLK_ROOT_PRE_DIV 399
+#define IMX7D_AUDIO_MCLK_ROOT_PRE_DIV 400
+#define IMX7D_WRCLK_ROOT_PRE_DIV 401
+#define IMX7D_CLKO1_ROOT_PRE_DIV 402
+#define IMX7D_CLKO2_ROOT_PRE_DIV 403
+#define IMX7D_DRAM_PHYM_ALT_ROOT_PRE_DIV 404
+#define IMX7D_DRAM_ALT_ROOT_PRE_DIV 405
+#define IMX7D_LVDS1_IN_CLK 406
+#define IMX7D_LVDS1_OUT_SEL 407
+#define IMX7D_LVDS1_OUT_CLK 408
+#define IMX7D_CLK_DUMMY 409
+#define IMX7D_GPT_3M_CLK 410
+#define IMX7D_OCRAM_CLK 411
+#define IMX7D_OCRAM_S_CLK 412
+#define IMX7D_WDOG2_ROOT_CLK 413
+#define IMX7D_WDOG3_ROOT_CLK 414
+#define IMX7D_WDOG4_ROOT_CLK 415
+#define IMX7D_SDMA_CORE_CLK 416
+#define IMX7D_USB1_MAIN_480M_CLK 417
+#define IMX7D_USB_CTRL_CLK 418
+#define IMX7D_USB_PHY1_CLK 419
+#define IMX7D_USB_PHY2_CLK 420
+#define IMX7D_IPG_ROOT_CLK 421
+#define IMX7D_SAI1_IPG_CLK 422
+#define IMX7D_SAI2_IPG_CLK 423
+#define IMX7D_SAI3_IPG_CLK 424
+#define IMX7D_PLL_AUDIO_TEST_DIV 425
+#define IMX7D_PLL_AUDIO_POST_DIV 426
+#define IMX7D_PLL_VIDEO_TEST_DIV 427
+#define IMX7D_PLL_VIDEO_POST_DIV 428
+#define IMX7D_MU_ROOT_CLK 429
+#define IMX7D_SEMA4_HS_ROOT_CLK 430
+#define IMX7D_PLL_DRAM_TEST_DIV 431
+#define IMX7D_ADC_ROOT_CLK 432
+#define IMX7D_CLK_ARM 433
+#define IMX7D_CKIL 434
+#define IMX7D_OCOTP_CLK 435
+#define IMX7D_NAND_RAWNAND_CLK 436
+#define IMX7D_NAND_USDHC_BUS_RAWNAND_CLK 437
+#define IMX7D_CLK_END 438
#endif /* __DT_BINDINGS_CLOCK_IMX7D_H */
--
2.7.4
^ permalink raw reply related [flat|nested] 13+ messages in thread
* Re: [PATCH 2/2] clk: imx: imx7d: Remove ARM_M0 clock
2017-07-18 7:44 ` Adriana Reus
@ 2017-07-18 23:10 ` Stephen Boyd
-1 siblings, 0 replies; 13+ messages in thread
From: Stephen Boyd @ 2017-07-18 23:10 UTC (permalink / raw)
To: Adriana Reus
Cc: mturquette, linux-clk, linux-arm-kernel, devicetree, robh+dt,
fabio.estevam, shawnguo, anson.huang
On 07/18, Adriana Reus wrote:
> IMX7d does not have an M0 Core and this particular
> clock doesn't seem connected to anything else.
> Remove this entry from the CCM driver and fix index
> for the remaining clocks.
>
> Signed-off-by: Adriana Reus <adriana.reus@nxp.com>
[...]
> +#define IMX7D_GPT2_ROOT_DIV 305
> +#define IMX7D_GPT3_ROOT_CLK 306
> +#define IMX7D_GPT3_ROOT_SRC 307
> +#define IMX7D_GPT3_ROOT_CG 308
> +#define IMX7D_GPT3_ROOT_DIV 309
> +#define IMX7D_GPT4_ROOT_CLK 310
> +#define IMX7D_GPT4_ROOT_SRC 311
> +#define IMX7D_GPT4_ROOT_CG 312
> +#define IMX7D_GPT4_ROOT_DIV 313
> +#define IMX7D_TRACE_ROOT_CLK 314
> +#define IMX7D_TRACE_ROOT_SRC 315
> +#define IMX7D_TRACE_ROOT_CG 316
> +#define IMX7D_TRACE_ROOT_DIV 317
> +#define IMX7D_WDOG1_ROOT_CLK 318
> +#define IMX7D_WDOG_ROOT_SRC 319
> +#define IMX7D_WDOG_ROOT_CG 320
> +#define IMX7D_WDOG_ROOT_DIV 321
> +#define IMX7D_CSI_MCLK_ROOT_CLK 322
> +#define IMX7D_CSI_MCLK_ROOT_SRC 323
> +#define IMX7D_CSI_MCLK_ROOT_CG 324
> +#define IMX7D_CSI_MCLK_ROOT_DIV 325
> +#define IMX7D_AUDIO_MCLK_ROOT_CLK 326
> +#define IMX7D_AUDIO_MCLK_ROOT_SRC 327
> +#define IMX7D_AUDIO_MCLK_ROOT_CG 328
> +#define IMX7D_AUDIO_MCLK_ROOT_DIV 329
> +#define IMX7D_WRCLK_ROOT_CLK 330
> +#define IMX7D_WRCLK_ROOT_SRC 331
> +#define IMX7D_WRCLK_ROOT_CG 332
> +#define IMX7D_WRCLK_ROOT_DIV 333
> +#define IMX7D_CLKO1_ROOT_SRC 334
> +#define IMX7D_CLKO1_ROOT_CG 335
> +#define IMX7D_CLKO1_ROOT_DIV 336
> +#define IMX7D_CLKO2_ROOT_SRC 337
> +#define IMX7D_CLKO2_ROOT_CG 338
> +#define IMX7D_CLKO2_ROOT_DIV 339
> +#define IMX7D_MAIN_AXI_ROOT_PRE_DIV 340
> +#define IMX7D_DISP_AXI_ROOT_PRE_DIV 341
> +#define IMX7D_ENET_AXI_ROOT_PRE_DIV 342
> +#define IMX7D_NAND_USDHC_BUS_ROOT_PRE_DIV 343
> +#define IMX7D_AHB_CHANNEL_ROOT_PRE_DIV 344
> +#define IMX7D_USB_HSIC_ROOT_PRE_DIV 345
> +#define IMX7D_PCIE_CTRL_ROOT_PRE_DIV 346
> +#define IMX7D_PCIE_PHY_ROOT_PRE_DIV 347
> +#define IMX7D_EPDC_PIXEL_ROOT_PRE_DIV 348
> +#define IMX7D_LCDIF_PIXEL_ROOT_PRE_DIV 349
> +#define IMX7D_MIPI_DSI_ROOT_PRE_DIV 350
> +#define IMX7D_MIPI_CSI_ROOT_PRE_DIV 351
> +#define IMX7D_MIPI_DPHY_ROOT_PRE_DIV 352
> +#define IMX7D_SAI1_ROOT_PRE_DIV 353
> +#define IMX7D_SAI2_ROOT_PRE_DIV 354
> +#define IMX7D_SAI3_ROOT_PRE_DIV 355
> +#define IMX7D_SPDIF_ROOT_PRE_DIV 356
> +#define IMX7D_ENET1_REF_ROOT_PRE_DIV 357
> +#define IMX7D_ENET1_TIME_ROOT_PRE_DIV 358
> +#define IMX7D_ENET2_REF_ROOT_PRE_DIV 359
> +#define IMX7D_ENET2_TIME_ROOT_PRE_DIV 360
> +#define IMX7D_ENET_PHY_REF_ROOT_PRE_DIV 361
> +#define IMX7D_EIM_ROOT_PRE_DIV 362
> +#define IMX7D_NAND_ROOT_PRE_DIV 363
> +#define IMX7D_QSPI_ROOT_PRE_DIV 364
> +#define IMX7D_USDHC1_ROOT_PRE_DIV 365
> +#define IMX7D_USDHC2_ROOT_PRE_DIV 366
> +#define IMX7D_USDHC3_ROOT_PRE_DIV 367
> +#define IMX7D_CAN1_ROOT_PRE_DIV 368
> +#define IMX7D_CAN2_ROOT_PRE_DIV 369
> +#define IMX7D_I2C1_ROOT_PRE_DIV 370
> +#define IMX7D_I2C2_ROOT_PRE_DIV 371
> +#define IMX7D_I2C3_ROOT_PRE_DIV 372
> +#define IMX7D_I2C4_ROOT_PRE_DIV 373
> +#define IMX7D_UART1_ROOT_PRE_DIV 374
> +#define IMX7D_UART2_ROOT_PRE_DIV 375
> +#define IMX7D_UART3_ROOT_PRE_DIV 376
> +#define IMX7D_UART4_ROOT_PRE_DIV 377
> +#define IMX7D_UART5_ROOT_PRE_DIV 378
> +#define IMX7D_UART6_ROOT_PRE_DIV 379
> +#define IMX7D_UART7_ROOT_PRE_DIV 380
> +#define IMX7D_ECSPI1_ROOT_PRE_DIV 381
> +#define IMX7D_ECSPI2_ROOT_PRE_DIV 382
> +#define IMX7D_ECSPI3_ROOT_PRE_DIV 383
> +#define IMX7D_ECSPI4_ROOT_PRE_DIV 384
> +#define IMX7D_PWM1_ROOT_PRE_DIV 385
> +#define IMX7D_PWM2_ROOT_PRE_DIV 386
> +#define IMX7D_PWM3_ROOT_PRE_DIV 387
> +#define IMX7D_PWM4_ROOT_PRE_DIV 388
> +#define IMX7D_FLEXTIMER1_ROOT_PRE_DIV 389
> +#define IMX7D_FLEXTIMER2_ROOT_PRE_DIV 390
> +#define IMX7D_SIM1_ROOT_PRE_DIV 391
> +#define IMX7D_SIM2_ROOT_PRE_DIV 392
> +#define IMX7D_GPT1_ROOT_PRE_DIV 393
> +#define IMX7D_GPT2_ROOT_PRE_DIV 394
> +#define IMX7D_GPT3_ROOT_PRE_DIV 395
> +#define IMX7D_GPT4_ROOT_PRE_DIV 396
> +#define IMX7D_TRACE_ROOT_PRE_DIV 397
> +#define IMX7D_WDOG_ROOT_PRE_DIV 398
> +#define IMX7D_CSI_MCLK_ROOT_PRE_DIV 399
> +#define IMX7D_AUDIO_MCLK_ROOT_PRE_DIV 400
> +#define IMX7D_WRCLK_ROOT_PRE_DIV 401
> +#define IMX7D_CLKO1_ROOT_PRE_DIV 402
> +#define IMX7D_CLKO2_ROOT_PRE_DIV 403
> +#define IMX7D_DRAM_PHYM_ALT_ROOT_PRE_DIV 404
> +#define IMX7D_DRAM_ALT_ROOT_PRE_DIV 405
> +#define IMX7D_LVDS1_IN_CLK 406
> +#define IMX7D_LVDS1_OUT_SEL 407
> +#define IMX7D_LVDS1_OUT_CLK 408
> +#define IMX7D_CLK_DUMMY 409
> +#define IMX7D_GPT_3M_CLK 410
> +#define IMX7D_OCRAM_CLK 411
> +#define IMX7D_OCRAM_S_CLK 412
> +#define IMX7D_WDOG2_ROOT_CLK 413
> +#define IMX7D_WDOG3_ROOT_CLK 414
> +#define IMX7D_WDOG4_ROOT_CLK 415
> +#define IMX7D_SDMA_CORE_CLK 416
> +#define IMX7D_USB1_MAIN_480M_CLK 417
> +#define IMX7D_USB_CTRL_CLK 418
> +#define IMX7D_USB_PHY1_CLK 419
> +#define IMX7D_USB_PHY2_CLK 420
> +#define IMX7D_IPG_ROOT_CLK 421
> +#define IMX7D_SAI1_IPG_CLK 422
> +#define IMX7D_SAI2_IPG_CLK 423
> +#define IMX7D_SAI3_IPG_CLK 424
> +#define IMX7D_PLL_AUDIO_TEST_DIV 425
> +#define IMX7D_PLL_AUDIO_POST_DIV 426
> +#define IMX7D_PLL_VIDEO_TEST_DIV 427
> +#define IMX7D_PLL_VIDEO_POST_DIV 428
> +#define IMX7D_MU_ROOT_CLK 429
> +#define IMX7D_SEMA4_HS_ROOT_CLK 430
> +#define IMX7D_PLL_DRAM_TEST_DIV 431
> +#define IMX7D_ADC_ROOT_CLK 432
> +#define IMX7D_CLK_ARM 433
> +#define IMX7D_CKIL 434
> +#define IMX7D_OCOTP_CLK 435
> +#define IMX7D_NAND_RAWNAND_CLK 436
> +#define IMX7D_NAND_USDHC_BUS_RAWNAND_CLK 437
> +#define IMX7D_CLK_END 438
> #endif /* __DT_BINDINGS_CLOCK_IMX7D_H */
Are any of these defines being used already? Please just leave
the numbers intact and make the ones that don't exist go to
/dev/null in the driver. That way, we don't break some ABI where
people were expecting raw numbers to work still.
--
Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum,
a Linux Foundation Collaborative Project
^ permalink raw reply [flat|nested] 13+ messages in thread
* [PATCH 2/2] clk: imx: imx7d: Remove ARM_M0 clock
@ 2017-07-18 23:10 ` Stephen Boyd
0 siblings, 0 replies; 13+ messages in thread
From: Stephen Boyd @ 2017-07-18 23:10 UTC (permalink / raw)
To: linux-arm-kernel
On 07/18, Adriana Reus wrote:
> IMX7d does not have an M0 Core and this particular
> clock doesn't seem connected to anything else.
> Remove this entry from the CCM driver and fix index
> for the remaining clocks.
>
> Signed-off-by: Adriana Reus <adriana.reus@nxp.com>
[...]
> +#define IMX7D_GPT2_ROOT_DIV 305
> +#define IMX7D_GPT3_ROOT_CLK 306
> +#define IMX7D_GPT3_ROOT_SRC 307
> +#define IMX7D_GPT3_ROOT_CG 308
> +#define IMX7D_GPT3_ROOT_DIV 309
> +#define IMX7D_GPT4_ROOT_CLK 310
> +#define IMX7D_GPT4_ROOT_SRC 311
> +#define IMX7D_GPT4_ROOT_CG 312
> +#define IMX7D_GPT4_ROOT_DIV 313
> +#define IMX7D_TRACE_ROOT_CLK 314
> +#define IMX7D_TRACE_ROOT_SRC 315
> +#define IMX7D_TRACE_ROOT_CG 316
> +#define IMX7D_TRACE_ROOT_DIV 317
> +#define IMX7D_WDOG1_ROOT_CLK 318
> +#define IMX7D_WDOG_ROOT_SRC 319
> +#define IMX7D_WDOG_ROOT_CG 320
> +#define IMX7D_WDOG_ROOT_DIV 321
> +#define IMX7D_CSI_MCLK_ROOT_CLK 322
> +#define IMX7D_CSI_MCLK_ROOT_SRC 323
> +#define IMX7D_CSI_MCLK_ROOT_CG 324
> +#define IMX7D_CSI_MCLK_ROOT_DIV 325
> +#define IMX7D_AUDIO_MCLK_ROOT_CLK 326
> +#define IMX7D_AUDIO_MCLK_ROOT_SRC 327
> +#define IMX7D_AUDIO_MCLK_ROOT_CG 328
> +#define IMX7D_AUDIO_MCLK_ROOT_DIV 329
> +#define IMX7D_WRCLK_ROOT_CLK 330
> +#define IMX7D_WRCLK_ROOT_SRC 331
> +#define IMX7D_WRCLK_ROOT_CG 332
> +#define IMX7D_WRCLK_ROOT_DIV 333
> +#define IMX7D_CLKO1_ROOT_SRC 334
> +#define IMX7D_CLKO1_ROOT_CG 335
> +#define IMX7D_CLKO1_ROOT_DIV 336
> +#define IMX7D_CLKO2_ROOT_SRC 337
> +#define IMX7D_CLKO2_ROOT_CG 338
> +#define IMX7D_CLKO2_ROOT_DIV 339
> +#define IMX7D_MAIN_AXI_ROOT_PRE_DIV 340
> +#define IMX7D_DISP_AXI_ROOT_PRE_DIV 341
> +#define IMX7D_ENET_AXI_ROOT_PRE_DIV 342
> +#define IMX7D_NAND_USDHC_BUS_ROOT_PRE_DIV 343
> +#define IMX7D_AHB_CHANNEL_ROOT_PRE_DIV 344
> +#define IMX7D_USB_HSIC_ROOT_PRE_DIV 345
> +#define IMX7D_PCIE_CTRL_ROOT_PRE_DIV 346
> +#define IMX7D_PCIE_PHY_ROOT_PRE_DIV 347
> +#define IMX7D_EPDC_PIXEL_ROOT_PRE_DIV 348
> +#define IMX7D_LCDIF_PIXEL_ROOT_PRE_DIV 349
> +#define IMX7D_MIPI_DSI_ROOT_PRE_DIV 350
> +#define IMX7D_MIPI_CSI_ROOT_PRE_DIV 351
> +#define IMX7D_MIPI_DPHY_ROOT_PRE_DIV 352
> +#define IMX7D_SAI1_ROOT_PRE_DIV 353
> +#define IMX7D_SAI2_ROOT_PRE_DIV 354
> +#define IMX7D_SAI3_ROOT_PRE_DIV 355
> +#define IMX7D_SPDIF_ROOT_PRE_DIV 356
> +#define IMX7D_ENET1_REF_ROOT_PRE_DIV 357
> +#define IMX7D_ENET1_TIME_ROOT_PRE_DIV 358
> +#define IMX7D_ENET2_REF_ROOT_PRE_DIV 359
> +#define IMX7D_ENET2_TIME_ROOT_PRE_DIV 360
> +#define IMX7D_ENET_PHY_REF_ROOT_PRE_DIV 361
> +#define IMX7D_EIM_ROOT_PRE_DIV 362
> +#define IMX7D_NAND_ROOT_PRE_DIV 363
> +#define IMX7D_QSPI_ROOT_PRE_DIV 364
> +#define IMX7D_USDHC1_ROOT_PRE_DIV 365
> +#define IMX7D_USDHC2_ROOT_PRE_DIV 366
> +#define IMX7D_USDHC3_ROOT_PRE_DIV 367
> +#define IMX7D_CAN1_ROOT_PRE_DIV 368
> +#define IMX7D_CAN2_ROOT_PRE_DIV 369
> +#define IMX7D_I2C1_ROOT_PRE_DIV 370
> +#define IMX7D_I2C2_ROOT_PRE_DIV 371
> +#define IMX7D_I2C3_ROOT_PRE_DIV 372
> +#define IMX7D_I2C4_ROOT_PRE_DIV 373
> +#define IMX7D_UART1_ROOT_PRE_DIV 374
> +#define IMX7D_UART2_ROOT_PRE_DIV 375
> +#define IMX7D_UART3_ROOT_PRE_DIV 376
> +#define IMX7D_UART4_ROOT_PRE_DIV 377
> +#define IMX7D_UART5_ROOT_PRE_DIV 378
> +#define IMX7D_UART6_ROOT_PRE_DIV 379
> +#define IMX7D_UART7_ROOT_PRE_DIV 380
> +#define IMX7D_ECSPI1_ROOT_PRE_DIV 381
> +#define IMX7D_ECSPI2_ROOT_PRE_DIV 382
> +#define IMX7D_ECSPI3_ROOT_PRE_DIV 383
> +#define IMX7D_ECSPI4_ROOT_PRE_DIV 384
> +#define IMX7D_PWM1_ROOT_PRE_DIV 385
> +#define IMX7D_PWM2_ROOT_PRE_DIV 386
> +#define IMX7D_PWM3_ROOT_PRE_DIV 387
> +#define IMX7D_PWM4_ROOT_PRE_DIV 388
> +#define IMX7D_FLEXTIMER1_ROOT_PRE_DIV 389
> +#define IMX7D_FLEXTIMER2_ROOT_PRE_DIV 390
> +#define IMX7D_SIM1_ROOT_PRE_DIV 391
> +#define IMX7D_SIM2_ROOT_PRE_DIV 392
> +#define IMX7D_GPT1_ROOT_PRE_DIV 393
> +#define IMX7D_GPT2_ROOT_PRE_DIV 394
> +#define IMX7D_GPT3_ROOT_PRE_DIV 395
> +#define IMX7D_GPT4_ROOT_PRE_DIV 396
> +#define IMX7D_TRACE_ROOT_PRE_DIV 397
> +#define IMX7D_WDOG_ROOT_PRE_DIV 398
> +#define IMX7D_CSI_MCLK_ROOT_PRE_DIV 399
> +#define IMX7D_AUDIO_MCLK_ROOT_PRE_DIV 400
> +#define IMX7D_WRCLK_ROOT_PRE_DIV 401
> +#define IMX7D_CLKO1_ROOT_PRE_DIV 402
> +#define IMX7D_CLKO2_ROOT_PRE_DIV 403
> +#define IMX7D_DRAM_PHYM_ALT_ROOT_PRE_DIV 404
> +#define IMX7D_DRAM_ALT_ROOT_PRE_DIV 405
> +#define IMX7D_LVDS1_IN_CLK 406
> +#define IMX7D_LVDS1_OUT_SEL 407
> +#define IMX7D_LVDS1_OUT_CLK 408
> +#define IMX7D_CLK_DUMMY 409
> +#define IMX7D_GPT_3M_CLK 410
> +#define IMX7D_OCRAM_CLK 411
> +#define IMX7D_OCRAM_S_CLK 412
> +#define IMX7D_WDOG2_ROOT_CLK 413
> +#define IMX7D_WDOG3_ROOT_CLK 414
> +#define IMX7D_WDOG4_ROOT_CLK 415
> +#define IMX7D_SDMA_CORE_CLK 416
> +#define IMX7D_USB1_MAIN_480M_CLK 417
> +#define IMX7D_USB_CTRL_CLK 418
> +#define IMX7D_USB_PHY1_CLK 419
> +#define IMX7D_USB_PHY2_CLK 420
> +#define IMX7D_IPG_ROOT_CLK 421
> +#define IMX7D_SAI1_IPG_CLK 422
> +#define IMX7D_SAI2_IPG_CLK 423
> +#define IMX7D_SAI3_IPG_CLK 424
> +#define IMX7D_PLL_AUDIO_TEST_DIV 425
> +#define IMX7D_PLL_AUDIO_POST_DIV 426
> +#define IMX7D_PLL_VIDEO_TEST_DIV 427
> +#define IMX7D_PLL_VIDEO_POST_DIV 428
> +#define IMX7D_MU_ROOT_CLK 429
> +#define IMX7D_SEMA4_HS_ROOT_CLK 430
> +#define IMX7D_PLL_DRAM_TEST_DIV 431
> +#define IMX7D_ADC_ROOT_CLK 432
> +#define IMX7D_CLK_ARM 433
> +#define IMX7D_CKIL 434
> +#define IMX7D_OCOTP_CLK 435
> +#define IMX7D_NAND_RAWNAND_CLK 436
> +#define IMX7D_NAND_USDHC_BUS_RAWNAND_CLK 437
> +#define IMX7D_CLK_END 438
> #endif /* __DT_BINDINGS_CLOCK_IMX7D_H */
Are any of these defines being used already? Please just leave
the numbers intact and make the ones that don't exist go to
/dev/null in the driver. That way, we don't break some ABI where
people were expecting raw numbers to work still.
--
Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum,
a Linux Foundation Collaborative Project
^ permalink raw reply [flat|nested] 13+ messages in thread
* Re: [PATCH 1/2] clk: imx: imx7d: Fix parent clock for OCRAM_CLK
2017-07-18 7:44 ` Adriana Reus
@ 2017-07-18 23:10 ` Stephen Boyd
-1 siblings, 0 replies; 13+ messages in thread
From: Stephen Boyd @ 2017-07-18 23:10 UTC (permalink / raw)
To: Adriana Reus
Cc: mturquette, linux-clk, linux-arm-kernel, devicetree, robh+dt,
fabio.estevam, shawnguo, anson.huang
On 07/18, Adriana Reus wrote:
> The parent of OCRAM_CLK should be axi_main_root_clk
> and not axi_post_div.
>
> before:
>
> axi_src 1 1 332307692 0 0
> axi_cg 1 1 332307692 0 0
> axi_pre_div 1 1 332307692 0 0
> axi_post_div 1 1 332307692 0 0
> ocram_clk 0 0 332307692 0 0
> main_axi_root_clk 1 1 332307692 0 0
>
> after:
>
> axi_src 1 1 332307692 0 0
> axi_cg 1 1 332307692 0 0
> axi_pre_div 1 1 332307692 0 0
> axi_post_div 1 1 332307692 0 0
> main_axi_root_clk 1 1 332307692 0 0
> ocram_clk 0 0 332307692 0 0
>
> Signed-off-by: Adriana Reus <adriana.reus@nxp.com>
Fixes: tag?
--
Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum,
a Linux Foundation Collaborative Project
^ permalink raw reply [flat|nested] 13+ messages in thread
* [PATCH 1/2] clk: imx: imx7d: Fix parent clock for OCRAM_CLK
@ 2017-07-18 23:10 ` Stephen Boyd
0 siblings, 0 replies; 13+ messages in thread
From: Stephen Boyd @ 2017-07-18 23:10 UTC (permalink / raw)
To: linux-arm-kernel
On 07/18, Adriana Reus wrote:
> The parent of OCRAM_CLK should be axi_main_root_clk
> and not axi_post_div.
>
> before:
>
> axi_src 1 1 332307692 0 0
> axi_cg 1 1 332307692 0 0
> axi_pre_div 1 1 332307692 0 0
> axi_post_div 1 1 332307692 0 0
> ocram_clk 0 0 332307692 0 0
> main_axi_root_clk 1 1 332307692 0 0
>
> after:
>
> axi_src 1 1 332307692 0 0
> axi_cg 1 1 332307692 0 0
> axi_pre_div 1 1 332307692 0 0
> axi_post_div 1 1 332307692 0 0
> main_axi_root_clk 1 1 332307692 0 0
> ocram_clk 0 0 332307692 0 0
>
> Signed-off-by: Adriana Reus <adriana.reus@nxp.com>
Fixes: tag?
--
Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum,
a Linux Foundation Collaborative Project
^ permalink raw reply [flat|nested] 13+ messages in thread
* Re: [PATCH 2/2] clk: imx: imx7d: Remove ARM_M0 clock
2017-07-18 23:10 ` Stephen Boyd
(?)
@ 2017-07-19 14:34 ` Adriana Reus
-1 siblings, 0 replies; 13+ messages in thread
From: Adriana Reus @ 2017-07-19 14:34 UTC (permalink / raw)
To: sboyd
Cc: devicetree, Anson Huang, mturquette, robh+dt, Fabio Estevam,
shawnguo, linux-clk, linux-arm-kernel
On Ma, 2017-07-18 at 16:10 -0700, Stephen Boyd wrote:
> On 07/18, Adriana Reus wrote:
> >
> > IMX7d does not have an M0 Core and this particular
> > clock doesn't seem connected to anything else.
> > Remove this entry from the CCM driver and fix index
> > for the remaining clocks.
> >
> > Signed-off-by: Adriana Reus <adriana.reus@nxp.com>
> [...]
> >
> > +#define IMX7D_GPT2_ROOT_DIV 305
> > +#define IMX7D_GPT3_ROOT_CLK 306
> > +#define IMX7D_GPT3_ROOT_SRC 307
> > +#define IMX7D_GPT3_ROOT_CG 308
> > +#define IMX7D_GPT3_ROOT_DIV 309
> > +#define IMX7D_GPT4_ROOT_CLK 310
> > +#define IMX7D_GPT4_ROOT_SRC 311
> > +#define IMX7D_GPT4_ROOT_CG 312
> > +#define IMX7D_GPT4_ROOT_DIV 313
> > +#define IMX7D_TRACE_ROOT_CLK 314
> > +#define IMX7D_TRACE_ROOT_SRC 315
> > +#define IMX7D_TRACE_ROOT_CG 316
> > +#define IMX7D_TRACE_ROOT_DIV 317
> > +#define IMX7D_WDOG1_ROOT_CLK 318
> > +#define IMX7D_WDOG_ROOT_SRC 319
> > +#define IMX7D_WDOG_ROOT_CG 320
> > +#define IMX7D_WDOG_ROOT_DIV 321
> > +#define IMX7D_CSI_MCLK_ROOT_CLK 322
> > +#define IMX7D_CSI_MCLK_ROOT_SRC 323
> > +#define IMX7D_CSI_MCLK_ROOT_CG 324
> > +#define IMX7D_CSI_MCLK_ROOT_DIV 325
> > +#define IMX7D_AUDIO_MCLK_ROOT_CLK 326
> > +#define IMX7D_AUDIO_MCLK_ROOT_SRC 327
> > +#define IMX7D_AUDIO_MCLK_ROOT_CG 328
> > +#define IMX7D_AUDIO_MCLK_ROOT_DIV 329
> > +#define IMX7D_WRCLK_ROOT_CLK 330
> > +#define IMX7D_WRCLK_ROOT_SRC 331
> > +#define IMX7D_WRCLK_ROOT_CG 332
> > +#define IMX7D_WRCLK_ROOT_DIV 333
> > +#define IMX7D_CLKO1_ROOT_SRC 334
> > +#define IMX7D_CLKO1_ROOT_CG 335
> > +#define IMX7D_CLKO1_ROOT_DIV 336
> > +#define IMX7D_CLKO2_ROOT_SRC 337
> > +#define IMX7D_CLKO2_ROOT_CG 338
> > +#define IMX7D_CLKO2_ROOT_DIV 339
> > +#define IMX7D_MAIN_AXI_ROOT_PRE_DIV 340
> > +#define IMX7D_DISP_AXI_ROOT_PRE_DIV 341
> > +#define IMX7D_ENET_AXI_ROOT_PRE_DIV 342
> > +#define IMX7D_NAND_USDHC_BUS_ROOT_PRE_DIV 343
> > +#define IMX7D_AHB_CHANNEL_ROOT_PRE_DIV 344
> > +#define IMX7D_USB_HSIC_ROOT_PRE_DIV 345
> > +#define IMX7D_PCIE_CTRL_ROOT_PRE_DIV 346
> > +#define IMX7D_PCIE_PHY_ROOT_PRE_DIV 347
> > +#define IMX7D_EPDC_PIXEL_ROOT_PRE_DIV 348
> > +#define IMX7D_LCDIF_PIXEL_ROOT_PRE_DIV 349
> > +#define IMX7D_MIPI_DSI_ROOT_PRE_DIV 350
> > +#define IMX7D_MIPI_CSI_ROOT_PRE_DIV 351
> > +#define IMX7D_MIPI_DPHY_ROOT_PRE_DIV 352
> > +#define IMX7D_SAI1_ROOT_PRE_DIV 353
> > +#define IMX7D_SAI2_ROOT_PRE_DIV 354
> > +#define IMX7D_SAI3_ROOT_PRE_DIV 355
> > +#define IMX7D_SPDIF_ROOT_PRE_DIV 356
> > +#define IMX7D_ENET1_REF_ROOT_PRE_DIV 357
> > +#define IMX7D_ENET1_TIME_ROOT_PRE_DIV 358
> > +#define IMX7D_ENET2_REF_ROOT_PRE_DIV 359
> > +#define IMX7D_ENET2_TIME_ROOT_PRE_DIV 360
> > +#define IMX7D_ENET_PHY_REF_ROOT_PRE_DIV 361
> > +#define IMX7D_EIM_ROOT_PRE_DIV 362
> > +#define IMX7D_NAND_ROOT_PRE_DIV 363
> > +#define IMX7D_QSPI_ROOT_PRE_DIV 364
> > +#define IMX7D_USDHC1_ROOT_PRE_DIV 365
> > +#define IMX7D_USDHC2_ROOT_PRE_DIV 366
> > +#define IMX7D_USDHC3_ROOT_PRE_DIV 367
> > +#define IMX7D_CAN1_ROOT_PRE_DIV 368
> > +#define IMX7D_CAN2_ROOT_PRE_DIV 369
> > +#define IMX7D_I2C1_ROOT_PRE_DIV 370
> > +#define IMX7D_I2C2_ROOT_PRE_DIV 371
> > +#define IMX7D_I2C3_ROOT_PRE_DIV 372
> > +#define IMX7D_I2C4_ROOT_PRE_DIV 373
> > +#define IMX7D_UART1_ROOT_PRE_DIV 374
> > +#define IMX7D_UART2_ROOT_PRE_DIV 375
> > +#define IMX7D_UART3_ROOT_PRE_DIV 376
> > +#define IMX7D_UART4_ROOT_PRE_DIV 377
> > +#define IMX7D_UART5_ROOT_PRE_DIV 378
> > +#define IMX7D_UART6_ROOT_PRE_DIV 379
> > +#define IMX7D_UART7_ROOT_PRE_DIV 380
> > +#define IMX7D_ECSPI1_ROOT_PRE_DIV 381
> > +#define IMX7D_ECSPI2_ROOT_PRE_DIV 382
> > +#define IMX7D_ECSPI3_ROOT_PRE_DIV 383
> > +#define IMX7D_ECSPI4_ROOT_PRE_DIV 384
> > +#define IMX7D_PWM1_ROOT_PRE_DIV 385
> > +#define IMX7D_PWM2_ROOT_PRE_DIV 386
> > +#define IMX7D_PWM3_ROOT_PRE_DIV 387
> > +#define IMX7D_PWM4_ROOT_PRE_DIV 388
> > +#define IMX7D_FLEXTIMER1_ROOT_PRE_DIV 389
> > +#define IMX7D_FLEXTIMER2_ROOT_PRE_DIV 390
> > +#define IMX7D_SIM1_ROOT_PRE_DIV 391
> > +#define IMX7D_SIM2_ROOT_PRE_DIV 392
> > +#define IMX7D_GPT1_ROOT_PRE_DIV 393
> > +#define IMX7D_GPT2_ROOT_PRE_DIV 394
> > +#define IMX7D_GPT3_ROOT_PRE_DIV 395
> > +#define IMX7D_GPT4_ROOT_PRE_DIV 396
> > +#define IMX7D_TRACE_ROOT_PRE_DIV 397
> > +#define IMX7D_WDOG_ROOT_PRE_DIV 398
> > +#define IMX7D_CSI_MCLK_ROOT_PRE_DIV 399
> > +#define IMX7D_AUDIO_MCLK_ROOT_PRE_DIV 400
> > +#define IMX7D_WRCLK_ROOT_PRE_DIV 401
> > +#define IMX7D_CLKO1_ROOT_PRE_DIV 402
> > +#define IMX7D_CLKO2_ROOT_PRE_DIV 403
> > +#define IMX7D_DRAM_PHYM_ALT_ROOT_PRE_DIV 404
> > +#define IMX7D_DRAM_ALT_ROOT_PRE_DIV 405
> > +#define IMX7D_LVDS1_IN_CLK 406
> > +#define IMX7D_LVDS1_OUT_SEL 407
> > +#define IMX7D_LVDS1_OUT_CLK 408
> > +#define IMX7D_CLK_DUMMY 409
> > +#define IMX7D_GPT_3M_CLK 410
> > +#define IMX7D_OCRAM_CLK 411
> > +#define IMX7D_OCRAM_S_CLK 412
> > +#define IMX7D_WDOG2_ROOT_CLK 413
> > +#define IMX7D_WDOG3_ROOT_CLK 414
> > +#define IMX7D_WDOG4_ROOT_CLK 415
> > +#define IMX7D_SDMA_CORE_CLK 416
> > +#define IMX7D_USB1_MAIN_480M_CLK 417
> > +#define IMX7D_USB_CTRL_CLK 418
> > +#define IMX7D_USB_PHY1_CLK 419
> > +#define IMX7D_USB_PHY2_CLK 420
> > +#define IMX7D_IPG_ROOT_CLK 421
> > +#define IMX7D_SAI1_IPG_CLK 422
> > +#define IMX7D_SAI2_IPG_CLK 423
> > +#define IMX7D_SAI3_IPG_CLK 424
> > +#define IMX7D_PLL_AUDIO_TEST_DIV 425
> > +#define IMX7D_PLL_AUDIO_POST_DIV 426
> > +#define IMX7D_PLL_VIDEO_TEST_DIV 427
> > +#define IMX7D_PLL_VIDEO_POST_DIV 428
> > +#define IMX7D_MU_ROOT_CLK 429
> > +#define IMX7D_SEMA4_HS_ROOT_CLK 430
> > +#define IMX7D_PLL_DRAM_TEST_DIV 431
> > +#define IMX7D_ADC_ROOT_CLK 432
> > +#define IMX7D_CLK_ARM 433
> > +#define IMX7D_CKIL 434
> > +#define IMX7D_OCOTP_CLK 435
> > +#define IMX7D_NAND_RAWNAND_CLK 436
> > +#define IMX7D_NAND_USDHC_BUS_RAWNAND_CLK 437
> > +#define IMX7D_CLK_END 438
> > #endif /* __DT_BINDINGS_CLOCK_IMX7D_H */
>
> Are any of these defines being used already? Please just leave
> the numbers intact and make the ones that don't exist go to
> /dev/null in the driver. That way, we don't break some ABI where
> people were expecting raw numbers to work still.
>
They're used in the dts file for imx7 but as defines not as raw
values. It's best to be on the safe side though so I'll leave them
alone and send v2.
Thank you
_______________________________________________
linux-arm-kernel mailing list
linux-arm-kernel@lists.infradead.org
http://lists.infradead.org/mailman/listinfo/linux-arm-kernel
^ permalink raw reply [flat|nested] 13+ messages in thread
* Re: [PATCH 2/2] clk: imx: imx7d: Remove ARM_M0 clock
@ 2017-07-19 14:34 ` Adriana Reus
0 siblings, 0 replies; 13+ messages in thread
From: Adriana Reus @ 2017-07-19 14:34 UTC (permalink / raw)
To: sboyd
Cc: robh+dt, mturquette, devicetree, Fabio Estevam, shawnguo,
linux-arm-kernel, Anson Huang, linux-clk
T24gTWEsIDIwMTctMDctMTggYXQgMTY6MTAgLTA3MDAsIFN0ZXBoZW4gQm95ZCB3cm90ZToNCj4g
T24gMDcvMTgsIEFkcmlhbmEgUmV1cyB3cm90ZToNCj4gPiANCj4gPiBJTVg3ZCBkb2VzIG5vdCBo
YXZlIGFuIE0wIENvcmUgYW5kIHRoaXMgcGFydGljdWxhcg0KPiA+IGNsb2NrIGRvZXNuJ3Qgc2Vl
bSBjb25uZWN0ZWQgdG8gYW55dGhpbmcgZWxzZS4NCj4gPiBSZW1vdmUgdGhpcyBlbnRyeSBmcm9t
IHRoZSBDQ00gZHJpdmVyIGFuZCBmaXggaW5kZXgNCj4gPiBmb3IgdGhlIHJlbWFpbmluZyBjbG9j
a3MuDQo+ID4gDQo+ID4gU2lnbmVkLW9mZi1ieTogQWRyaWFuYSBSZXVzIDxhZHJpYW5hLnJldXNA
bnhwLmNvbT4NCj4gWy4uLl0NCj4gPiANCj4gPiArI2RlZmluZSBJTVg3RF9HUFQyX1JPT1RfRElW
CQkzMDUNCj4gPiArI2RlZmluZSBJTVg3RF9HUFQzX1JPT1RfQ0xLCQkzMDYNCj4gPiArI2RlZmlu
ZSBJTVg3RF9HUFQzX1JPT1RfU1JDCQkzMDcNCj4gPiArI2RlZmluZSBJTVg3RF9HUFQzX1JPT1Rf
Q0cJCTMwOA0KPiA+ICsjZGVmaW5lIElNWDdEX0dQVDNfUk9PVF9ESVYJCTMwOQ0KPiA+ICsjZGVm
aW5lIElNWDdEX0dQVDRfUk9PVF9DTEsJCTMxMA0KPiA+ICsjZGVmaW5lIElNWDdEX0dQVDRfUk9P
VF9TUkMJCTMxMQ0KPiA+ICsjZGVmaW5lIElNWDdEX0dQVDRfUk9PVF9DRwkJMzEyDQo+ID4gKyNk
ZWZpbmUgSU1YN0RfR1BUNF9ST09UX0RJVgkJMzEzDQo+ID4gKyNkZWZpbmUgSU1YN0RfVFJBQ0Vf
Uk9PVF9DTEsJCTMxNA0KPiA+ICsjZGVmaW5lIElNWDdEX1RSQUNFX1JPT1RfU1JDCQkzMTUNCj4g
PiArI2RlZmluZSBJTVg3RF9UUkFDRV9ST09UX0NHCQkzMTYNCj4gPiArI2RlZmluZSBJTVg3RF9U
UkFDRV9ST09UX0RJVgkJMzE3DQo+ID4gKyNkZWZpbmUgSU1YN0RfV0RPRzFfUk9PVF9DTEsJCTMx
OA0KPiA+ICsjZGVmaW5lIElNWDdEX1dET0dfUk9PVF9TUkMJCTMxOQ0KPiA+ICsjZGVmaW5lIElN
WDdEX1dET0dfUk9PVF9DRwkJMzIwDQo+ID4gKyNkZWZpbmUgSU1YN0RfV0RPR19ST09UX0RJVgkJ
MzIxDQo+ID4gKyNkZWZpbmUgSU1YN0RfQ1NJX01DTEtfUk9PVF9DTEsJCTMyMg0KPiA+ICsjZGVm
aW5lIElNWDdEX0NTSV9NQ0xLX1JPT1RfU1JDCQkzMjMNCj4gPiArI2RlZmluZSBJTVg3RF9DU0lf
TUNMS19ST09UX0NHCQkzMjQNCj4gPiArI2RlZmluZSBJTVg3RF9DU0lfTUNMS19ST09UX0RJVgkJ
MzI1DQo+ID4gKyNkZWZpbmUgSU1YN0RfQVVESU9fTUNMS19ST09UX0NMSwkzMjYNCj4gPiArI2Rl
ZmluZSBJTVg3RF9BVURJT19NQ0xLX1JPT1RfU1JDCTMyNw0KPiA+ICsjZGVmaW5lIElNWDdEX0FV
RElPX01DTEtfUk9PVF9DRwkzMjgNCj4gPiArI2RlZmluZSBJTVg3RF9BVURJT19NQ0xLX1JPT1Rf
RElWCTMyOQ0KPiA+ICsjZGVmaW5lIElNWDdEX1dSQ0xLX1JPT1RfQ0xLCQkzMzANCj4gPiArI2Rl
ZmluZSBJTVg3RF9XUkNMS19ST09UX1NSQwkJMzMxDQo+ID4gKyNkZWZpbmUgSU1YN0RfV1JDTEtf
Uk9PVF9DRwkJMzMyDQo+ID4gKyNkZWZpbmUgSU1YN0RfV1JDTEtfUk9PVF9ESVYJCTMzMw0KPiA+
ICsjZGVmaW5lIElNWDdEX0NMS08xX1JPT1RfU1JDCQkzMzQNCj4gPiArI2RlZmluZSBJTVg3RF9D
TEtPMV9ST09UX0NHCQkzMzUNCj4gPiArI2RlZmluZSBJTVg3RF9DTEtPMV9ST09UX0RJVgkJMzM2
DQo+ID4gKyNkZWZpbmUgSU1YN0RfQ0xLTzJfUk9PVF9TUkMJCTMzNw0KPiA+ICsjZGVmaW5lIElN
WDdEX0NMS08yX1JPT1RfQ0cJCTMzOA0KPiA+ICsjZGVmaW5lIElNWDdEX0NMS08yX1JPT1RfRElW
CQkzMzkNCj4gPiArI2RlZmluZSBJTVg3RF9NQUlOX0FYSV9ST09UX1BSRV9ESVYJMzQwDQo+ID4g
KyNkZWZpbmUgSU1YN0RfRElTUF9BWElfUk9PVF9QUkVfRElWCTM0MQ0KPiA+ICsjZGVmaW5lIElN
WDdEX0VORVRfQVhJX1JPT1RfUFJFX0RJVgkzNDINCj4gPiArI2RlZmluZSBJTVg3RF9OQU5EX1VT
REhDX0JVU19ST09UX1BSRV9ESVYgMzQzDQo+ID4gKyNkZWZpbmUgSU1YN0RfQUhCX0NIQU5ORUxf
Uk9PVF9QUkVfRElWCTM0NA0KPiA+ICsjZGVmaW5lIElNWDdEX1VTQl9IU0lDX1JPT1RfUFJFX0RJ
VgkzNDUNCj4gPiArI2RlZmluZSBJTVg3RF9QQ0lFX0NUUkxfUk9PVF9QUkVfRElWCTM0Ng0KPiA+
ICsjZGVmaW5lIElNWDdEX1BDSUVfUEhZX1JPT1RfUFJFX0RJVgkzNDcNCj4gPiArI2RlZmluZSBJ
TVg3RF9FUERDX1BJWEVMX1JPT1RfUFJFX0RJVgkzNDgNCj4gPiArI2RlZmluZSBJTVg3RF9MQ0RJ
Rl9QSVhFTF9ST09UX1BSRV9ESVYJMzQ5DQo+ID4gKyNkZWZpbmUgSU1YN0RfTUlQSV9EU0lfUk9P
VF9QUkVfRElWCTM1MA0KPiA+ICsjZGVmaW5lIElNWDdEX01JUElfQ1NJX1JPT1RfUFJFX0RJVgkz
NTENCj4gPiArI2RlZmluZSBJTVg3RF9NSVBJX0RQSFlfUk9PVF9QUkVfRElWCTM1Mg0KPiA+ICsj
ZGVmaW5lIElNWDdEX1NBSTFfUk9PVF9QUkVfRElWCQkzNTMNCj4gPiArI2RlZmluZSBJTVg3RF9T
QUkyX1JPT1RfUFJFX0RJVgkJMzU0DQo+ID4gKyNkZWZpbmUgSU1YN0RfU0FJM19ST09UX1BSRV9E
SVYJCTM1NQ0KPiA+ICsjZGVmaW5lIElNWDdEX1NQRElGX1JPT1RfUFJFX0RJVgkzNTYNCj4gPiAr
I2RlZmluZSBJTVg3RF9FTkVUMV9SRUZfUk9PVF9QUkVfRElWCTM1Nw0KPiA+ICsjZGVmaW5lIElN
WDdEX0VORVQxX1RJTUVfUk9PVF9QUkVfRElWCTM1OA0KPiA+ICsjZGVmaW5lIElNWDdEX0VORVQy
X1JFRl9ST09UX1BSRV9ESVYJMzU5DQo+ID4gKyNkZWZpbmUgSU1YN0RfRU5FVDJfVElNRV9ST09U
X1BSRV9ESVYJMzYwDQo+ID4gKyNkZWZpbmUgSU1YN0RfRU5FVF9QSFlfUkVGX1JPT1RfUFJFX0RJ
ViAzNjENCj4gPiArI2RlZmluZSBJTVg3RF9FSU1fUk9PVF9QUkVfRElWCQkzNjINCj4gPiArI2Rl
ZmluZSBJTVg3RF9OQU5EX1JPT1RfUFJFX0RJVgkJMzYzDQo+ID4gKyNkZWZpbmUgSU1YN0RfUVNQ
SV9ST09UX1BSRV9ESVYJCTM2NA0KPiA+ICsjZGVmaW5lIElNWDdEX1VTREhDMV9ST09UX1BSRV9E
SVYJMzY1DQo+ID4gKyNkZWZpbmUgSU1YN0RfVVNESEMyX1JPT1RfUFJFX0RJVgkzNjYNCj4gPiAr
I2RlZmluZSBJTVg3RF9VU0RIQzNfUk9PVF9QUkVfRElWCTM2Nw0KPiA+ICsjZGVmaW5lIElNWDdE
X0NBTjFfUk9PVF9QUkVfRElWCQkzNjgNCj4gPiArI2RlZmluZSBJTVg3RF9DQU4yX1JPT1RfUFJF
X0RJVgkJMzY5DQo+ID4gKyNkZWZpbmUgSU1YN0RfSTJDMV9ST09UX1BSRV9ESVYJCTM3MA0KPiA+
ICsjZGVmaW5lIElNWDdEX0kyQzJfUk9PVF9QUkVfRElWCQkzNzENCj4gPiArI2RlZmluZSBJTVg3
RF9JMkMzX1JPT1RfUFJFX0RJVgkJMzcyDQo+ID4gKyNkZWZpbmUgSU1YN0RfSTJDNF9ST09UX1BS
RV9ESVYJCTM3Mw0KPiA+ICsjZGVmaW5lIElNWDdEX1VBUlQxX1JPT1RfUFJFX0RJVgkzNzQNCj4g
PiArI2RlZmluZSBJTVg3RF9VQVJUMl9ST09UX1BSRV9ESVYJMzc1DQo+ID4gKyNkZWZpbmUgSU1Y
N0RfVUFSVDNfUk9PVF9QUkVfRElWCTM3Ng0KPiA+ICsjZGVmaW5lIElNWDdEX1VBUlQ0X1JPT1Rf
UFJFX0RJVgkzNzcNCj4gPiArI2RlZmluZSBJTVg3RF9VQVJUNV9ST09UX1BSRV9ESVYJMzc4DQo+
ID4gKyNkZWZpbmUgSU1YN0RfVUFSVDZfUk9PVF9QUkVfRElWCTM3OQ0KPiA+ICsjZGVmaW5lIElN
WDdEX1VBUlQ3X1JPT1RfUFJFX0RJVgkzODANCj4gPiArI2RlZmluZSBJTVg3RF9FQ1NQSTFfUk9P
VF9QUkVfRElWCTM4MQ0KPiA+ICsjZGVmaW5lIElNWDdEX0VDU1BJMl9ST09UX1BSRV9ESVYJMzgy
DQo+ID4gKyNkZWZpbmUgSU1YN0RfRUNTUEkzX1JPT1RfUFJFX0RJVgkzODMNCj4gPiArI2RlZmlu
ZSBJTVg3RF9FQ1NQSTRfUk9PVF9QUkVfRElWCTM4NA0KPiA+ICsjZGVmaW5lIElNWDdEX1BXTTFf
Uk9PVF9QUkVfRElWCQkzODUNCj4gPiArI2RlZmluZSBJTVg3RF9QV00yX1JPT1RfUFJFX0RJVgkJ
Mzg2DQo+ID4gKyNkZWZpbmUgSU1YN0RfUFdNM19ST09UX1BSRV9ESVYJCTM4Nw0KPiA+ICsjZGVm
aW5lIElNWDdEX1BXTTRfUk9PVF9QUkVfRElWCQkzODgNCj4gPiArI2RlZmluZSBJTVg3RF9GTEVY
VElNRVIxX1JPT1RfUFJFX0RJVgkzODkNCj4gPiArI2RlZmluZSBJTVg3RF9GTEVYVElNRVIyX1JP
T1RfUFJFX0RJVgkzOTANCj4gPiArI2RlZmluZSBJTVg3RF9TSU0xX1JPT1RfUFJFX0RJVgkJMzkx
DQo+ID4gKyNkZWZpbmUgSU1YN0RfU0lNMl9ST09UX1BSRV9ESVYJCTM5Mg0KPiA+ICsjZGVmaW5l
IElNWDdEX0dQVDFfUk9PVF9QUkVfRElWCQkzOTMNCj4gPiArI2RlZmluZSBJTVg3RF9HUFQyX1JP
T1RfUFJFX0RJVgkJMzk0DQo+ID4gKyNkZWZpbmUgSU1YN0RfR1BUM19ST09UX1BSRV9ESVYJCTM5
NQ0KPiA+ICsjZGVmaW5lIElNWDdEX0dQVDRfUk9PVF9QUkVfRElWCQkzOTYNCj4gPiArI2RlZmlu
ZSBJTVg3RF9UUkFDRV9ST09UX1BSRV9ESVYJMzk3DQo+ID4gKyNkZWZpbmUgSU1YN0RfV0RPR19S
T09UX1BSRV9ESVYJCTM5OA0KPiA+ICsjZGVmaW5lIElNWDdEX0NTSV9NQ0xLX1JPT1RfUFJFX0RJ
VgkzOTkNCj4gPiArI2RlZmluZSBJTVg3RF9BVURJT19NQ0xLX1JPT1RfUFJFX0RJVgk0MDANCj4g
PiArI2RlZmluZSBJTVg3RF9XUkNMS19ST09UX1BSRV9ESVYJNDAxDQo+ID4gKyNkZWZpbmUgSU1Y
N0RfQ0xLTzFfUk9PVF9QUkVfRElWCTQwMg0KPiA+ICsjZGVmaW5lIElNWDdEX0NMS08yX1JPT1Rf
UFJFX0RJVgk0MDMNCj4gPiArI2RlZmluZSBJTVg3RF9EUkFNX1BIWU1fQUxUX1JPT1RfUFJFX0RJ
ViA0MDQNCj4gPiArI2RlZmluZSBJTVg3RF9EUkFNX0FMVF9ST09UX1BSRV9ESVYJNDA1DQo+ID4g
KyNkZWZpbmUgSU1YN0RfTFZEUzFfSU5fQ0xLCQk0MDYNCj4gPiArI2RlZmluZSBJTVg3RF9MVkRT
MV9PVVRfU0VMCQk0MDcNCj4gPiArI2RlZmluZSBJTVg3RF9MVkRTMV9PVVRfQ0xLCQk0MDgNCj4g
PiArI2RlZmluZSBJTVg3RF9DTEtfRFVNTVkJCQk0MDkNCj4gPiArI2RlZmluZSBJTVg3RF9HUFRf
M01fQ0xLCQk0MTANCj4gPiArI2RlZmluZSBJTVg3RF9PQ1JBTV9DTEsJCQk0MTENCj4gPiArI2Rl
ZmluZSBJTVg3RF9PQ1JBTV9TX0NMSwkJNDEyDQo+ID4gKyNkZWZpbmUgSU1YN0RfV0RPRzJfUk9P
VF9DTEsJCTQxMw0KPiA+ICsjZGVmaW5lIElNWDdEX1dET0czX1JPT1RfQ0xLCQk0MTQNCj4gPiAr
I2RlZmluZSBJTVg3RF9XRE9HNF9ST09UX0NMSwkJNDE1DQo+ID4gKyNkZWZpbmUgSU1YN0RfU0RN
QV9DT1JFX0NMSwkJNDE2DQo+ID4gKyNkZWZpbmUgSU1YN0RfVVNCMV9NQUlOXzQ4ME1fQ0xLCTQx
Nw0KPiA+ICsjZGVmaW5lIElNWDdEX1VTQl9DVFJMX0NMSwkJNDE4DQo+ID4gKyNkZWZpbmUgSU1Y
N0RfVVNCX1BIWTFfQ0xLCQk0MTkNCj4gPiArI2RlZmluZSBJTVg3RF9VU0JfUEhZMl9DTEsJCTQy
MA0KPiA+ICsjZGVmaW5lIElNWDdEX0lQR19ST09UX0NMSwkJNDIxDQo+ID4gKyNkZWZpbmUgSU1Y
N0RfU0FJMV9JUEdfQ0xLCQk0MjINCj4gPiArI2RlZmluZSBJTVg3RF9TQUkyX0lQR19DTEsJCTQy
Mw0KPiA+ICsjZGVmaW5lIElNWDdEX1NBSTNfSVBHX0NMSwkJNDI0DQo+ID4gKyNkZWZpbmUgSU1Y
N0RfUExMX0FVRElPX1RFU1RfRElWCTQyNQ0KPiA+ICsjZGVmaW5lIElNWDdEX1BMTF9BVURJT19Q
T1NUX0RJVgk0MjYNCj4gPiArI2RlZmluZSBJTVg3RF9QTExfVklERU9fVEVTVF9ESVYJNDI3DQo+
ID4gKyNkZWZpbmUgSU1YN0RfUExMX1ZJREVPX1BPU1RfRElWCTQyOA0KPiA+ICsjZGVmaW5lIElN
WDdEX01VX1JPT1RfQ0xLCQk0MjkNCj4gPiArI2RlZmluZSBJTVg3RF9TRU1BNF9IU19ST09UX0NM
SwkJNDMwDQo+ID4gKyNkZWZpbmUgSU1YN0RfUExMX0RSQU1fVEVTVF9ESVYJCTQzMQ0KPiA+ICsj
ZGVmaW5lIElNWDdEX0FEQ19ST09UX0NMSwkJNDMyDQo+ID4gKyNkZWZpbmUgSU1YN0RfQ0xLX0FS
TQkJCTQzMw0KPiA+ICsjZGVmaW5lIElNWDdEX0NLSUwJCQk0MzQNCj4gPiArI2RlZmluZSBJTVg3
RF9PQ09UUF9DTEsJCQk0MzUNCj4gPiArI2RlZmluZSBJTVg3RF9OQU5EX1JBV05BTkRfQ0xLCQk0
MzYNCj4gPiArI2RlZmluZSBJTVg3RF9OQU5EX1VTREhDX0JVU19SQVdOQU5EX0NMSyA0MzcNCj4g
PiArI2RlZmluZSBJTVg3RF9DTEtfRU5ECQkJNDM4DQo+ID4gwqAjZW5kaWYgLyogX19EVF9CSU5E
SU5HU19DTE9DS19JTVg3RF9IICovDQo+IA0KPiBBcmUgYW55IG9mIHRoZXNlIGRlZmluZXMgYmVp
bmcgdXNlZCBhbHJlYWR5PyBQbGVhc2UganVzdCBsZWF2ZQ0KPiB0aGUgbnVtYmVycyBpbnRhY3Qg
YW5kIG1ha2UgdGhlIG9uZXMgdGhhdCBkb24ndCBleGlzdCBnbyB0bw0KPiAvZGV2L251bGwgaW4g
dGhlIGRyaXZlci4gVGhhdCB3YXksIHdlIGRvbid0IGJyZWFrIHNvbWUgQUJJIHdoZXJlDQo+IHBl
b3BsZSB3ZXJlIGV4cGVjdGluZyByYXcgbnVtYmVycyB0byB3b3JrIHN0aWxsLg0KPiANClRoZXkn
cmUgdXNlZCBpbiB0aGUgZHRzIGZpbGUgZm9yIGlteDcgYnV0IGFzIGRlZmluZXMgbm90IGFzIHJh
dw0KdmFsdWVzLiBJdCdzIGJlc3QgdG8gYmUgb24gdGhlIHNhZmUgc2lkZSB0aG91Z2ggc28gSSds
bCBsZWF2ZSB0aGVtDQphbG9uZSBhbmQgc2VuZCB2Mi4NCg0KVGhhbmsgeW91
^ permalink raw reply [flat|nested] 13+ messages in thread
* [PATCH 2/2] clk: imx: imx7d: Remove ARM_M0 clock
@ 2017-07-19 14:34 ` Adriana Reus
0 siblings, 0 replies; 13+ messages in thread
From: Adriana Reus @ 2017-07-19 14:34 UTC (permalink / raw)
To: linux-arm-kernel
On Ma, 2017-07-18 at 16:10 -0700, Stephen Boyd wrote:
> On 07/18, Adriana Reus wrote:
> >
> > IMX7d does not have an M0 Core and this particular
> > clock doesn't seem connected to anything else.
> > Remove this entry from the CCM driver and fix index
> > for the remaining clocks.
> >
> > Signed-off-by: Adriana Reus <adriana.reus@nxp.com>
> [...]
> >
> > +#define IMX7D_GPT2_ROOT_DIV 305
> > +#define IMX7D_GPT3_ROOT_CLK 306
> > +#define IMX7D_GPT3_ROOT_SRC 307
> > +#define IMX7D_GPT3_ROOT_CG 308
> > +#define IMX7D_GPT3_ROOT_DIV 309
> > +#define IMX7D_GPT4_ROOT_CLK 310
> > +#define IMX7D_GPT4_ROOT_SRC 311
> > +#define IMX7D_GPT4_ROOT_CG 312
> > +#define IMX7D_GPT4_ROOT_DIV 313
> > +#define IMX7D_TRACE_ROOT_CLK 314
> > +#define IMX7D_TRACE_ROOT_SRC 315
> > +#define IMX7D_TRACE_ROOT_CG 316
> > +#define IMX7D_TRACE_ROOT_DIV 317
> > +#define IMX7D_WDOG1_ROOT_CLK 318
> > +#define IMX7D_WDOG_ROOT_SRC 319
> > +#define IMX7D_WDOG_ROOT_CG 320
> > +#define IMX7D_WDOG_ROOT_DIV 321
> > +#define IMX7D_CSI_MCLK_ROOT_CLK 322
> > +#define IMX7D_CSI_MCLK_ROOT_SRC 323
> > +#define IMX7D_CSI_MCLK_ROOT_CG 324
> > +#define IMX7D_CSI_MCLK_ROOT_DIV 325
> > +#define IMX7D_AUDIO_MCLK_ROOT_CLK 326
> > +#define IMX7D_AUDIO_MCLK_ROOT_SRC 327
> > +#define IMX7D_AUDIO_MCLK_ROOT_CG 328
> > +#define IMX7D_AUDIO_MCLK_ROOT_DIV 329
> > +#define IMX7D_WRCLK_ROOT_CLK 330
> > +#define IMX7D_WRCLK_ROOT_SRC 331
> > +#define IMX7D_WRCLK_ROOT_CG 332
> > +#define IMX7D_WRCLK_ROOT_DIV 333
> > +#define IMX7D_CLKO1_ROOT_SRC 334
> > +#define IMX7D_CLKO1_ROOT_CG 335
> > +#define IMX7D_CLKO1_ROOT_DIV 336
> > +#define IMX7D_CLKO2_ROOT_SRC 337
> > +#define IMX7D_CLKO2_ROOT_CG 338
> > +#define IMX7D_CLKO2_ROOT_DIV 339
> > +#define IMX7D_MAIN_AXI_ROOT_PRE_DIV 340
> > +#define IMX7D_DISP_AXI_ROOT_PRE_DIV 341
> > +#define IMX7D_ENET_AXI_ROOT_PRE_DIV 342
> > +#define IMX7D_NAND_USDHC_BUS_ROOT_PRE_DIV 343
> > +#define IMX7D_AHB_CHANNEL_ROOT_PRE_DIV 344
> > +#define IMX7D_USB_HSIC_ROOT_PRE_DIV 345
> > +#define IMX7D_PCIE_CTRL_ROOT_PRE_DIV 346
> > +#define IMX7D_PCIE_PHY_ROOT_PRE_DIV 347
> > +#define IMX7D_EPDC_PIXEL_ROOT_PRE_DIV 348
> > +#define IMX7D_LCDIF_PIXEL_ROOT_PRE_DIV 349
> > +#define IMX7D_MIPI_DSI_ROOT_PRE_DIV 350
> > +#define IMX7D_MIPI_CSI_ROOT_PRE_DIV 351
> > +#define IMX7D_MIPI_DPHY_ROOT_PRE_DIV 352
> > +#define IMX7D_SAI1_ROOT_PRE_DIV 353
> > +#define IMX7D_SAI2_ROOT_PRE_DIV 354
> > +#define IMX7D_SAI3_ROOT_PRE_DIV 355
> > +#define IMX7D_SPDIF_ROOT_PRE_DIV 356
> > +#define IMX7D_ENET1_REF_ROOT_PRE_DIV 357
> > +#define IMX7D_ENET1_TIME_ROOT_PRE_DIV 358
> > +#define IMX7D_ENET2_REF_ROOT_PRE_DIV 359
> > +#define IMX7D_ENET2_TIME_ROOT_PRE_DIV 360
> > +#define IMX7D_ENET_PHY_REF_ROOT_PRE_DIV 361
> > +#define IMX7D_EIM_ROOT_PRE_DIV 362
> > +#define IMX7D_NAND_ROOT_PRE_DIV 363
> > +#define IMX7D_QSPI_ROOT_PRE_DIV 364
> > +#define IMX7D_USDHC1_ROOT_PRE_DIV 365
> > +#define IMX7D_USDHC2_ROOT_PRE_DIV 366
> > +#define IMX7D_USDHC3_ROOT_PRE_DIV 367
> > +#define IMX7D_CAN1_ROOT_PRE_DIV 368
> > +#define IMX7D_CAN2_ROOT_PRE_DIV 369
> > +#define IMX7D_I2C1_ROOT_PRE_DIV 370
> > +#define IMX7D_I2C2_ROOT_PRE_DIV 371
> > +#define IMX7D_I2C3_ROOT_PRE_DIV 372
> > +#define IMX7D_I2C4_ROOT_PRE_DIV 373
> > +#define IMX7D_UART1_ROOT_PRE_DIV 374
> > +#define IMX7D_UART2_ROOT_PRE_DIV 375
> > +#define IMX7D_UART3_ROOT_PRE_DIV 376
> > +#define IMX7D_UART4_ROOT_PRE_DIV 377
> > +#define IMX7D_UART5_ROOT_PRE_DIV 378
> > +#define IMX7D_UART6_ROOT_PRE_DIV 379
> > +#define IMX7D_UART7_ROOT_PRE_DIV 380
> > +#define IMX7D_ECSPI1_ROOT_PRE_DIV 381
> > +#define IMX7D_ECSPI2_ROOT_PRE_DIV 382
> > +#define IMX7D_ECSPI3_ROOT_PRE_DIV 383
> > +#define IMX7D_ECSPI4_ROOT_PRE_DIV 384
> > +#define IMX7D_PWM1_ROOT_PRE_DIV 385
> > +#define IMX7D_PWM2_ROOT_PRE_DIV 386
> > +#define IMX7D_PWM3_ROOT_PRE_DIV 387
> > +#define IMX7D_PWM4_ROOT_PRE_DIV 388
> > +#define IMX7D_FLEXTIMER1_ROOT_PRE_DIV 389
> > +#define IMX7D_FLEXTIMER2_ROOT_PRE_DIV 390
> > +#define IMX7D_SIM1_ROOT_PRE_DIV 391
> > +#define IMX7D_SIM2_ROOT_PRE_DIV 392
> > +#define IMX7D_GPT1_ROOT_PRE_DIV 393
> > +#define IMX7D_GPT2_ROOT_PRE_DIV 394
> > +#define IMX7D_GPT3_ROOT_PRE_DIV 395
> > +#define IMX7D_GPT4_ROOT_PRE_DIV 396
> > +#define IMX7D_TRACE_ROOT_PRE_DIV 397
> > +#define IMX7D_WDOG_ROOT_PRE_DIV 398
> > +#define IMX7D_CSI_MCLK_ROOT_PRE_DIV 399
> > +#define IMX7D_AUDIO_MCLK_ROOT_PRE_DIV 400
> > +#define IMX7D_WRCLK_ROOT_PRE_DIV 401
> > +#define IMX7D_CLKO1_ROOT_PRE_DIV 402
> > +#define IMX7D_CLKO2_ROOT_PRE_DIV 403
> > +#define IMX7D_DRAM_PHYM_ALT_ROOT_PRE_DIV 404
> > +#define IMX7D_DRAM_ALT_ROOT_PRE_DIV 405
> > +#define IMX7D_LVDS1_IN_CLK 406
> > +#define IMX7D_LVDS1_OUT_SEL 407
> > +#define IMX7D_LVDS1_OUT_CLK 408
> > +#define IMX7D_CLK_DUMMY 409
> > +#define IMX7D_GPT_3M_CLK 410
> > +#define IMX7D_OCRAM_CLK 411
> > +#define IMX7D_OCRAM_S_CLK 412
> > +#define IMX7D_WDOG2_ROOT_CLK 413
> > +#define IMX7D_WDOG3_ROOT_CLK 414
> > +#define IMX7D_WDOG4_ROOT_CLK 415
> > +#define IMX7D_SDMA_CORE_CLK 416
> > +#define IMX7D_USB1_MAIN_480M_CLK 417
> > +#define IMX7D_USB_CTRL_CLK 418
> > +#define IMX7D_USB_PHY1_CLK 419
> > +#define IMX7D_USB_PHY2_CLK 420
> > +#define IMX7D_IPG_ROOT_CLK 421
> > +#define IMX7D_SAI1_IPG_CLK 422
> > +#define IMX7D_SAI2_IPG_CLK 423
> > +#define IMX7D_SAI3_IPG_CLK 424
> > +#define IMX7D_PLL_AUDIO_TEST_DIV 425
> > +#define IMX7D_PLL_AUDIO_POST_DIV 426
> > +#define IMX7D_PLL_VIDEO_TEST_DIV 427
> > +#define IMX7D_PLL_VIDEO_POST_DIV 428
> > +#define IMX7D_MU_ROOT_CLK 429
> > +#define IMX7D_SEMA4_HS_ROOT_CLK 430
> > +#define IMX7D_PLL_DRAM_TEST_DIV 431
> > +#define IMX7D_ADC_ROOT_CLK 432
> > +#define IMX7D_CLK_ARM 433
> > +#define IMX7D_CKIL 434
> > +#define IMX7D_OCOTP_CLK 435
> > +#define IMX7D_NAND_RAWNAND_CLK 436
> > +#define IMX7D_NAND_USDHC_BUS_RAWNAND_CLK 437
> > +#define IMX7D_CLK_END 438
> > ?#endif /* __DT_BINDINGS_CLOCK_IMX7D_H */
>
> Are any of these defines being used already? Please just leave
> the numbers intact and make the ones that don't exist go to
> /dev/null in the driver. That way, we don't break some ABI where
> people were expecting raw numbers to work still.
>
They're used in the dts file for imx7 but as defines not as raw
values. It's best to be on the safe side though so I'll leave them
alone and send v2.
Thank you
^ permalink raw reply [flat|nested] 13+ messages in thread
end of thread, other threads:[~2017-07-19 14:34 UTC | newest]
Thread overview: 13+ messages (download: mbox.gz / follow: Atom feed)
-- links below jump to the message on this page --
2017-07-18 7:44 [PATCH 0/2] clk: imx: imx7d: Fixes for imx7d-ccm clock driver Adriana Reus
2017-07-18 7:44 ` Adriana Reus
2017-07-18 7:44 ` [PATCH 1/2] clk: imx: imx7d: Fix parent clock for OCRAM_CLK Adriana Reus
2017-07-18 7:44 ` Adriana Reus
2017-07-18 23:10 ` Stephen Boyd
2017-07-18 23:10 ` Stephen Boyd
2017-07-18 7:44 ` [PATCH 2/2] clk: imx: imx7d: Remove ARM_M0 clock Adriana Reus
2017-07-18 7:44 ` Adriana Reus
2017-07-18 23:10 ` Stephen Boyd
2017-07-18 23:10 ` Stephen Boyd
2017-07-19 14:34 ` Adriana Reus
2017-07-19 14:34 ` Adriana Reus
2017-07-19 14:34 ` Adriana Reus
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.