All of lore.kernel.org
 help / color / mirror / Atom feed
* [PATCH v3 1/6] arm64: arch_timer: Add device tree binding for hisilicon-161601 erratum
@ 2016-11-04 13:06 ` Ding Tianhong
  0 siblings, 0 replies; 20+ messages in thread
From: Ding Tianhong @ 2016-11-04 13:06 UTC (permalink / raw)
  To: catalin.marinas, will.deacon, marc.zyngier, mark.rutland, oss,
	devicetree, shawnguo, stuart.yoder, linux-arm-kernel, linuxarm,
	hanjun.guo
  Cc: Ding Tianhong

This erratum describes a bug in logic outside the core, so MIDR can't be
used to identify its presence, and reading an SoC-specific revision
register from common arch timer code would be awkward.  So, describe it
in the device tree.

v2: Use the new erratum name and update the description.

Signed-off-by: Ding Tianhong <dingtianhong@huawei.com>
Acked-by: Rob Herring <robh@kernel.org>
---
 Documentation/devicetree/bindings/arm/arch_timer.txt | 8 ++++++++
 1 file changed, 8 insertions(+)

diff --git a/Documentation/devicetree/bindings/arm/arch_timer.txt b/Documentation/devicetree/bindings/arm/arch_timer.txt
index ef5fbe9..c27b2c4 100644
--- a/Documentation/devicetree/bindings/arm/arch_timer.txt
+++ b/Documentation/devicetree/bindings/arm/arch_timer.txt
@@ -31,6 +31,14 @@ to deliver its interrupts via SPIs.
   This also affects writes to the tval register, due to the implicit
   counter read.
 
+- hisilicon,erratum-161601 : A boolean property. Indicates the presence of
+  erratum 161601, which says that reading the counter is unreliable unless
+  reading twice on the register and the value of the second read is larger
+  than the first by less than 32. If the verification is unsuccessful, then
+  discard the value of this read and repeat this procedure until the verification
+  is successful.  This also affects writes to the tval register, due to the
+  implicit counter read.
+
 ** Optional properties:
 
 - arm,cpu-registers-not-fw-configured : Firmware does not initialize
-- 
1.9.0

^ permalink raw reply related	[flat|nested] 20+ messages in thread

end of thread, other threads:[~2016-11-14 11:15 UTC | newest]

Thread overview: 20+ messages (download: mbox.gz / follow: Atom feed)
-- links below jump to the message on this page --
2016-11-04 13:06 [PATCH v3 1/6] arm64: arch_timer: Add device tree binding for hisilicon-161601 erratum Ding Tianhong
2016-11-04 13:06 ` Ding Tianhong
2016-11-04 13:06 ` [PATCH v3 2/6] arm64: arch_timer: Introduce a generic erratum handing mechanism for fsl-a008585 Ding Tianhong
2016-11-04 13:06   ` Ding Tianhong
     [not found]   ` <1478264794-14652-2-git-send-email-dingtianhong-hv44wF8Li93QT0dZR+AlfA@public.gmane.org>
2016-11-04 18:20     ` Scott Wood
2016-11-04 18:20       ` Scott Wood
     [not found]       ` <20161104182050.GA1651-fOR+EgIDQEHk1uMJSBkQmQ@public.gmane.org>
2016-11-04 18:55         ` Will Deacon
2016-11-04 18:55           ` Will Deacon
     [not found] ` <1478264794-14652-1-git-send-email-dingtianhong-hv44wF8Li93QT0dZR+AlfA@public.gmane.org>
2016-11-04 13:06   ` [PATCH v3 3/6] arm64: arch_timer: Work around Erratum Hisilicon-161601 Ding Tianhong
2016-11-04 13:06     ` Ding Tianhong
2016-11-04 13:06 ` [PATCH v3 4/6] arm64: arch timer: Add timer erratum property for Hip05-d02 and Hip06-d03 Ding Tianhong
2016-11-04 13:06   ` Ding Tianhong
2016-11-04 13:06 ` [PATCH v3 5/6] arm64: arch_timer: apci: Introduce a generic aquirk framework for erratum Ding Tianhong
2016-11-04 13:06   ` Ding Tianhong
2016-11-14  8:12   ` Hanjun Guo
2016-11-14  8:12     ` Hanjun Guo
     [not found]     ` <582971E0.4070403-hv44wF8Li93QT0dZR+AlfA@public.gmane.org>
2016-11-14 11:15       ` Ding Tianhong
2016-11-14 11:15         ` Ding Tianhong
2016-11-04 13:06 ` [PATCH v3 6/6] arm64: arch_timer: acpi: add hisi timer errata data Ding Tianhong
2016-11-04 13:06   ` Ding Tianhong

This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.