All of lore.kernel.org
 help / color / mirror / Atom feed
From: Sai Prakash Ranjan <saiprakash.ranjan@codeaurora.org>
To: Will Deacon <will@kernel.org>,
	Robin Murphy <robin.murphy@arm.com>,
	Joerg Roedel <joro@8bytes.org>,
	Jordan Crouse <jcrouse@codeaurora.org>,
	Rob Clark <robdclark@gmail.com>,
	Akhil P Oommen <akhilpo@codeaurora.org>,
	isaacm@codeaurora.org
Cc: iommu@lists.linux-foundation.org,
	linux-arm-kernel@lists.infradead.org,
	linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org,
	freedreno <freedreno@lists.freedesktop.org>,
	Kristian H Kristensen <hoegsberg@google.com>,
	Sean Paul <sean@poorly.run>, David Airlie <airlied@linux.ie>,
	Daniel Vetter <daniel@ffwll.ch>,
	dri-devel@lists.freedesktop.org,
	Sai Prakash Ranjan <saiprakash.ranjan@codeaurora.org>
Subject: [PATCH 2/3] iommu/io-pgtable-arm: Add IOMMU_LLC page protection flag
Date: Mon, 11 Jan 2021 19:45:04 +0530	[thread overview]
Message-ID: <3f589e7de3f9fa93e84c83420c5270c546a0c368.1610372717.git.saiprakash.ranjan@codeaurora.org> (raw)
In-Reply-To: <cover.1610372717.git.saiprakash.ranjan@codeaurora.org>

Add a new page protection flag IOMMU_LLC which can be used
by non-coherent masters to set cacheable memory attributes
for an outer level of cache called as last-level cache or
system cache. Initial user of this page protection flag is
the adreno gpu and then can later be used by other clients
such as video where this can be used for per-buffer based
mapping.

Signed-off-by: Sai Prakash Ranjan <saiprakash.ranjan@codeaurora.org>
---
 drivers/iommu/io-pgtable-arm.c | 3 +++
 include/linux/iommu.h          | 6 ++++++
 2 files changed, 9 insertions(+)

diff --git a/drivers/iommu/io-pgtable-arm.c b/drivers/iommu/io-pgtable-arm.c
index 7439ee7fdcdb..ebe653ef601b 100644
--- a/drivers/iommu/io-pgtable-arm.c
+++ b/drivers/iommu/io-pgtable-arm.c
@@ -415,6 +415,9 @@ static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
 		else if (prot & IOMMU_CACHE)
 			pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
 				<< ARM_LPAE_PTE_ATTRINDX_SHIFT);
+		else if (prot & IOMMU_LLC)
+			pte |= (ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE
+				<< ARM_LPAE_PTE_ATTRINDX_SHIFT);
 	}
 
 	if (prot & IOMMU_CACHE)
diff --git a/include/linux/iommu.h b/include/linux/iommu.h
index ffaa389ea128..1f82057df531 100644
--- a/include/linux/iommu.h
+++ b/include/linux/iommu.h
@@ -31,6 +31,12 @@
  * if the IOMMU page table format is equivalent.
  */
 #define IOMMU_PRIV	(1 << 5)
+/*
+ * Non-coherent masters can use this page protection flag to set cacheable
+ * memory attributes for only a transparent outer level of cache, also known as
+ * the last-level or system cache.
+ */
+#define IOMMU_LLC	(1 << 6)
 
 struct iommu_ops;
 struct iommu_group;
-- 
QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member
of Code Aurora Forum, hosted by The Linux Foundation


WARNING: multiple messages have this Message-ID (diff)
From: Sai Prakash Ranjan <saiprakash.ranjan@codeaurora.org>
To: Will Deacon <will@kernel.org>,
	Robin Murphy <robin.murphy@arm.com>,
	Joerg Roedel <joro@8bytes.org>,
	Jordan Crouse <jcrouse@codeaurora.org>,
	Rob Clark <robdclark@gmail.com>,
	Akhil P Oommen <akhilpo@codeaurora.org>,
	isaacm@codeaurora.org
Cc: Sean Paul <sean@poorly.run>, David Airlie <airlied@linux.ie>,
	linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org,
	dri-devel@lists.freedesktop.org,
	iommu@lists.linux-foundation.org,
	Kristian H Kristensen <hoegsberg@google.com>,
	Daniel Vetter <daniel@ffwll.ch>,
	freedreno <freedreno@lists.freedesktop.org>,
	linux-arm-kernel@lists.infradead.org
Subject: [PATCH 2/3] iommu/io-pgtable-arm: Add IOMMU_LLC page protection flag
Date: Mon, 11 Jan 2021 19:45:04 +0530	[thread overview]
Message-ID: <3f589e7de3f9fa93e84c83420c5270c546a0c368.1610372717.git.saiprakash.ranjan@codeaurora.org> (raw)
In-Reply-To: <cover.1610372717.git.saiprakash.ranjan@codeaurora.org>

Add a new page protection flag IOMMU_LLC which can be used
by non-coherent masters to set cacheable memory attributes
for an outer level of cache called as last-level cache or
system cache. Initial user of this page protection flag is
the adreno gpu and then can later be used by other clients
such as video where this can be used for per-buffer based
mapping.

Signed-off-by: Sai Prakash Ranjan <saiprakash.ranjan@codeaurora.org>
---
 drivers/iommu/io-pgtable-arm.c | 3 +++
 include/linux/iommu.h          | 6 ++++++
 2 files changed, 9 insertions(+)

diff --git a/drivers/iommu/io-pgtable-arm.c b/drivers/iommu/io-pgtable-arm.c
index 7439ee7fdcdb..ebe653ef601b 100644
--- a/drivers/iommu/io-pgtable-arm.c
+++ b/drivers/iommu/io-pgtable-arm.c
@@ -415,6 +415,9 @@ static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
 		else if (prot & IOMMU_CACHE)
 			pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
 				<< ARM_LPAE_PTE_ATTRINDX_SHIFT);
+		else if (prot & IOMMU_LLC)
+			pte |= (ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE
+				<< ARM_LPAE_PTE_ATTRINDX_SHIFT);
 	}
 
 	if (prot & IOMMU_CACHE)
diff --git a/include/linux/iommu.h b/include/linux/iommu.h
index ffaa389ea128..1f82057df531 100644
--- a/include/linux/iommu.h
+++ b/include/linux/iommu.h
@@ -31,6 +31,12 @@
  * if the IOMMU page table format is equivalent.
  */
 #define IOMMU_PRIV	(1 << 5)
+/*
+ * Non-coherent masters can use this page protection flag to set cacheable
+ * memory attributes for only a transparent outer level of cache, also known as
+ * the last-level or system cache.
+ */
+#define IOMMU_LLC	(1 << 6)
 
 struct iommu_ops;
 struct iommu_group;
-- 
QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member
of Code Aurora Forum, hosted by The Linux Foundation

_______________________________________________
iommu mailing list
iommu@lists.linux-foundation.org
https://lists.linuxfoundation.org/mailman/listinfo/iommu

WARNING: multiple messages have this Message-ID (diff)
From: Sai Prakash Ranjan <saiprakash.ranjan@codeaurora.org>
To: Will Deacon <will@kernel.org>,
	Robin Murphy <robin.murphy@arm.com>,
	Joerg Roedel <joro@8bytes.org>,
	Jordan Crouse <jcrouse@codeaurora.org>,
	Rob Clark <robdclark@gmail.com>,
	Akhil P Oommen <akhilpo@codeaurora.org>,
	isaacm@codeaurora.org
Cc: Sean Paul <sean@poorly.run>,
	Sai Prakash Ranjan <saiprakash.ranjan@codeaurora.org>,
	David Airlie <airlied@linux.ie>,
	linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org,
	dri-devel@lists.freedesktop.org,
	iommu@lists.linux-foundation.org,
	Kristian H Kristensen <hoegsberg@google.com>,
	freedreno <freedreno@lists.freedesktop.org>,
	linux-arm-kernel@lists.infradead.org
Subject: [PATCH 2/3] iommu/io-pgtable-arm: Add IOMMU_LLC page protection flag
Date: Mon, 11 Jan 2021 19:45:04 +0530	[thread overview]
Message-ID: <3f589e7de3f9fa93e84c83420c5270c546a0c368.1610372717.git.saiprakash.ranjan@codeaurora.org> (raw)
In-Reply-To: <cover.1610372717.git.saiprakash.ranjan@codeaurora.org>

Add a new page protection flag IOMMU_LLC which can be used
by non-coherent masters to set cacheable memory attributes
for an outer level of cache called as last-level cache or
system cache. Initial user of this page protection flag is
the adreno gpu and then can later be used by other clients
such as video where this can be used for per-buffer based
mapping.

Signed-off-by: Sai Prakash Ranjan <saiprakash.ranjan@codeaurora.org>
---
 drivers/iommu/io-pgtable-arm.c | 3 +++
 include/linux/iommu.h          | 6 ++++++
 2 files changed, 9 insertions(+)

diff --git a/drivers/iommu/io-pgtable-arm.c b/drivers/iommu/io-pgtable-arm.c
index 7439ee7fdcdb..ebe653ef601b 100644
--- a/drivers/iommu/io-pgtable-arm.c
+++ b/drivers/iommu/io-pgtable-arm.c
@@ -415,6 +415,9 @@ static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
 		else if (prot & IOMMU_CACHE)
 			pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
 				<< ARM_LPAE_PTE_ATTRINDX_SHIFT);
+		else if (prot & IOMMU_LLC)
+			pte |= (ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE
+				<< ARM_LPAE_PTE_ATTRINDX_SHIFT);
 	}
 
 	if (prot & IOMMU_CACHE)
diff --git a/include/linux/iommu.h b/include/linux/iommu.h
index ffaa389ea128..1f82057df531 100644
--- a/include/linux/iommu.h
+++ b/include/linux/iommu.h
@@ -31,6 +31,12 @@
  * if the IOMMU page table format is equivalent.
  */
 #define IOMMU_PRIV	(1 << 5)
+/*
+ * Non-coherent masters can use this page protection flag to set cacheable
+ * memory attributes for only a transparent outer level of cache, also known as
+ * the last-level or system cache.
+ */
+#define IOMMU_LLC	(1 << 6)
 
 struct iommu_ops;
 struct iommu_group;
-- 
QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member
of Code Aurora Forum, hosted by The Linux Foundation

_______________________________________________
dri-devel mailing list
dri-devel@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/dri-devel

  parent reply	other threads:[~2021-01-11 14:16 UTC|newest]

Thread overview: 136+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2021-01-11 14:15 [PATCH 0/3] iommu/drm/msm: Allow non-coherent masters to use system cache Sai Prakash Ranjan
2021-01-11 14:15 ` Sai Prakash Ranjan
2021-01-11 14:15 ` Sai Prakash Ranjan
2021-01-11 14:15 ` [PATCH 1/3] iommu/io-pgtable: Rename last-level cache quirk to IO_PGTABLE_QUIRK_PTW_LLC Sai Prakash Ranjan
2021-01-11 14:15   ` Sai Prakash Ranjan
2021-01-11 14:15   ` Sai Prakash Ranjan
2021-01-11 14:15 ` Sai Prakash Ranjan [this message]
2021-01-11 14:15   ` [PATCH 2/3] iommu/io-pgtable-arm: Add IOMMU_LLC page protection flag Sai Prakash Ranjan
2021-01-11 14:15   ` Sai Prakash Ranjan
2021-01-29  9:05   ` Will Deacon
2021-01-29  9:05     ` Will Deacon
2021-01-29  9:05     ` Will Deacon
2021-01-29  9:42     ` Sai Prakash Ranjan
2021-01-29  9:42       ` Sai Prakash Ranjan
2021-02-01 11:15       ` Will Deacon
2021-02-01 11:15         ` Will Deacon
2021-02-01 11:15         ` Will Deacon
2021-02-01 11:15         ` Will Deacon
2021-02-01 16:20         ` Rob Clark
2021-02-01 16:20           ` Rob Clark
2021-02-01 16:20           ` Rob Clark
2021-02-01 16:20           ` Rob Clark
2021-02-01 18:20           ` Jordan Crouse
2021-02-01 18:20             ` Jordan Crouse
2021-02-01 18:20             ` Jordan Crouse
2021-02-02  6:26             ` Sai Prakash Ranjan
2021-02-02  6:26               ` Sai Prakash Ranjan
2021-02-02  6:26               ` Sai Prakash Ranjan
2021-02-03 21:46               ` Will Deacon
2021-02-03 21:46                 ` Will Deacon
2021-02-03 21:46                 ` Will Deacon
2021-02-03 21:46                 ` Will Deacon
2021-02-03 22:14                 ` Rob Clark
2021-02-03 22:14                   ` Rob Clark
2021-02-03 22:14                   ` Rob Clark
2021-02-03 22:14                   ` Rob Clark
2021-03-16 17:04                   ` Rob Clark
2021-03-16 17:04                     ` Rob Clark
2021-03-16 17:04                     ` Rob Clark
2021-03-16 17:04                     ` Rob Clark
2021-03-16 17:16                     ` Rob Clark
2021-03-16 17:16                       ` Rob Clark
2021-03-16 17:16                       ` Rob Clark
2021-03-16 17:16                       ` Rob Clark
2021-03-17  9:33                       ` Sai Prakash Ranjan
2021-03-25 18:36                         ` Rob Clark
2021-02-05 12:08                 ` Sai Prakash Ranjan
2021-02-05 12:08                   ` Sai Prakash Ranjan
2021-02-05 12:08                   ` Sai Prakash Ranjan
2021-03-09  6:40                   ` Sai Prakash Ranjan
2021-03-09  6:40                     ` Sai Prakash Ranjan
2021-03-09  6:40                     ` Sai Prakash Ranjan
2021-03-25 17:33                     ` Will Deacon
2021-03-25 17:33                       ` Will Deacon
2021-03-25 17:33                       ` Will Deacon
2021-03-25 17:33                       ` Will Deacon
2021-06-30 10:07                       ` Sai Prakash Ranjan
2021-06-30 10:07                         ` Sai Prakash Ranjan
2021-06-30 10:07                         ` Sai Prakash Ranjan
2021-02-02  6:28             ` Sai Prakash Ranjan
2021-02-02  6:28               ` Sai Prakash Ranjan
2021-02-02  6:28               ` Sai Prakash Ranjan
2021-01-11 14:15 ` [PATCH 3/3] drm/msm: Use IOMMU_LLC page protection flag to map gpu buffers Sai Prakash Ranjan
2021-01-11 14:15   ` Sai Prakash Ranjan
2021-01-11 14:15   ` Sai Prakash Ranjan
2021-01-20  5:18 ` [PATCH 0/3] iommu/drm/msm: Allow non-coherent masters to use system cache Sai Prakash Ranjan
2021-01-20  5:18   ` Sai Prakash Ranjan
2021-01-20  5:18   ` Sai Prakash Ranjan
2021-01-29  8:53   ` Sai Prakash Ranjan
2021-01-29  8:53     ` Sai Prakash Ranjan
2021-07-28 14:00 ` Georgi Djakov
2021-07-28 14:00   ` Georgi Djakov
2021-07-28 14:00   ` Georgi Djakov
2021-07-28 14:00   ` Georgi Djakov
2021-07-29  4:38   ` Sai Prakash Ranjan
2021-07-29  4:38     ` Sai Prakash Ranjan
2021-07-29  4:38     ` Sai Prakash Ranjan
2021-08-02 10:55     ` Will Deacon
2021-08-02 10:55       ` Will Deacon
2021-08-02 10:55       ` Will Deacon
2021-08-02 15:08       ` [Freedreno] " Rob Clark
2021-08-02 15:08         ` Rob Clark
2021-08-02 15:08         ` Rob Clark
2021-08-02 15:08         ` Rob Clark
2021-08-02 15:14         ` Will Deacon
2021-08-02 15:14           ` Will Deacon
2021-08-02 15:14           ` Will Deacon
2021-08-02 15:14           ` Will Deacon
2021-08-03  1:36           ` Rob Clark
2021-08-03  1:36             ` Rob Clark
2021-08-03  1:36             ` Rob Clark
2021-08-03  1:36             ` Rob Clark
2021-08-09 14:56             ` Will Deacon
2021-08-09 14:56               ` Will Deacon
2021-08-09 14:56               ` Will Deacon
2021-08-09 14:56               ` Will Deacon
2021-08-09 16:57               ` Rob Clark
2021-08-09 16:57                 ` Rob Clark
2021-08-09 16:57                 ` Rob Clark
2021-08-09 16:57                 ` Rob Clark
2021-08-09 17:05                 ` Will Deacon
2021-08-09 17:05                   ` Will Deacon
2021-08-09 17:05                   ` Will Deacon
2021-08-09 17:05                   ` Will Deacon
2021-08-09 17:18                   ` Rob Clark
2021-08-09 17:18                     ` Rob Clark
2021-08-09 17:18                     ` Rob Clark
2021-08-09 17:18                     ` Rob Clark
2021-08-09 17:40                     ` Will Deacon
2021-08-09 17:40                       ` Will Deacon
2021-08-09 17:40                       ` Will Deacon
2021-08-09 17:40                       ` Will Deacon
2021-08-09 17:47                       ` Sai Prakash Ranjan
2021-08-09 17:47                         ` Sai Prakash Ranjan
2021-08-09 17:47                         ` Sai Prakash Ranjan
2021-08-09 18:07                         ` Rob Clark
2021-08-09 18:07                           ` Rob Clark
2021-08-09 18:07                           ` Rob Clark
2021-08-09 18:07                           ` Rob Clark
2021-08-09 18:10                           ` Sai Prakash Ranjan
2021-08-09 18:10                             ` Sai Prakash Ranjan
2021-08-09 18:10                             ` Sai Prakash Ranjan
2021-08-09 18:30                             ` Rob Clark
2021-08-09 18:30                               ` Rob Clark
2021-08-09 18:30                               ` Rob Clark
2021-08-09 18:30                               ` Rob Clark
2021-08-09 18:32                               ` Sai Prakash Ranjan
2021-08-09 18:32                                 ` Sai Prakash Ranjan
2021-08-09 18:32                                 ` Sai Prakash Ranjan
2021-08-10  9:16                         ` Will Deacon
2021-08-10  9:16                           ` Will Deacon
2021-08-10  9:16                           ` Will Deacon
2021-08-10  9:16                           ` Will Deacon
2021-08-10  9:54                           ` Sai Prakash Ranjan
2021-08-10  9:54                             ` Sai Prakash Ranjan
2021-08-10  9:54                             ` Sai Prakash Ranjan

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=3f589e7de3f9fa93e84c83420c5270c546a0c368.1610372717.git.saiprakash.ranjan@codeaurora.org \
    --to=saiprakash.ranjan@codeaurora.org \
    --cc=airlied@linux.ie \
    --cc=akhilpo@codeaurora.org \
    --cc=daniel@ffwll.ch \
    --cc=dri-devel@lists.freedesktop.org \
    --cc=freedreno@lists.freedesktop.org \
    --cc=hoegsberg@google.com \
    --cc=iommu@lists.linux-foundation.org \
    --cc=isaacm@codeaurora.org \
    --cc=jcrouse@codeaurora.org \
    --cc=joro@8bytes.org \
    --cc=linux-arm-kernel@lists.infradead.org \
    --cc=linux-arm-msm@vger.kernel.org \
    --cc=linux-kernel@vger.kernel.org \
    --cc=robdclark@gmail.com \
    --cc=robin.murphy@arm.com \
    --cc=sean@poorly.run \
    --cc=will@kernel.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.