All of lore.kernel.org
 help / color / mirror / Atom feed
From: Leon Alrae <leon.alrae@imgtec.com>
To: qemu-devel@nongnu.org
Cc: yongbok.kim@imgtec.com, cristian.cuna@imgtec.com,
	aurelien@aurel32.net, rth@twiddle.net
Subject: Re: [Qemu-devel] [PATCH v3 00/21] target-mips: add MIPS64R6 Instruction Set support
Date: Wed, 24 Sep 2014 12:01:06 +0100	[thread overview]
Message-ID: <5422A472.2070305@imgtec.com> (raw)
In-Reply-To: <53F728ED.4030609@imgtec.com>

ping - would anyone help me and review the remaining patches in this series?

On 22/08/2014 12:26, Leon Alrae wrote:
> ping
> 
> Anybody? There hasn't been any feedback on this patchset for almost 2
> months now...
> 
> On 12/08/2014 12:36, Leon Alrae wrote:
>> ping
>>
>> On 05/08/2014 10:26, Leon Alrae wrote:
>>> ping
>>>
>>> http://patchwork.ozlabs.org/patch/365066/
>>> http://patchwork.ozlabs.org/patch/365042/
>>> http://patchwork.ozlabs.org/patch/365046/
>>> http://patchwork.ozlabs.org/patch/365056/
>>> http://patchwork.ozlabs.org/patch/365059/
>>>
>>> On 27/06/2014 16:21, Leon Alrae wrote:
>>>> The following patchset implements MIPS64 Release 6 Instruction Set.
>>>> New instructions are added and also there is a number of instructions which
>>>> are deleted or moved (the encodings have changed).
>>>>
>>>> The MIPS64 Release 6 documentation is available:
>>>> http://www.imgtec.com/mips/architectures/mips64.asp
>>>>
>>>> The following patch series is focusing on instruction set changes only.
>>>> There is also a new generic cpu supporting R6.
>>>>
>>>> Please note that even though the new Floating Point instructions were added,
>>>> softfloat for MIPS has not been updated yet (in R6 MIPS FPU is updated to
>>>> IEEE2008). Also, current patchset does not include MIPS64 Privileged Resource
>>>> Architecture modifications. All those changes will follow the current patchset
>>>> soon.
>>>>
>>>> v3:
>>>> * addressed further comments and suggestions (more detailed changelog included
>>>>   in the separate patches).
>>>> * dropped patch adding function pointers due to its doubtful usefulness
>>>> * rebased
>>>> v2:
>>>> * addressed all comments so far from Richard and Aurelien. More detailed
>>>>   changelog included in the separate patches.
>>>> * added missing zero register case for LSA, ALIGN and BITSWAP instructions
>>>>
>>>> Leon Alrae (17):
>>>>   target-mips: define ISA_MIPS64R6
>>>>   target-mips: signal RI Exception on instructions removed in R6
>>>>   target-mips: add SELEQZ and SELNEZ instructions
>>>>   target-mips: move LL and SC instructions
>>>>   target-mips: extract decode_opc_special* from decode_opc
>>>>   target-mips: split decode_opc_special* into *_r6 and *_legacy
>>>>   target-mips: signal RI Exception on DSP and Loongson instructions
>>>>   target-mips: move PREF, CACHE, LLD and SCD instructions
>>>>   target-mips: redefine Integer Multiply and Divide instructions
>>>>   target-mips: move CLO, DCLO, CLZ, DCLZ, SDBBP and free special2 in R6
>>>>   target-mips: Status.UX/SX/KX enable 32-bit address wrapping
>>>>   target-mips: add AUI, LSA and PCREL instruction families
>>>>   softfloat: add functions corresponding to IEEE-2008 min/maxNumMag
>>>>   target-mips: add new Floating Point instructions
>>>>   target-mips: do not allow Status.FR=0 mode in 64-bit FPU
>>>>   mips_malta: update malta's pseudo-bootloader - replace JR with JALR
>>>>   target-mips: define a new generic CPU supporting MIPS64 Release 6 ISA
>>>>
>>>> Yongbok Kim (4):
>>>>   target-mips: add ALIGN, DALIGN, BITSWAP and DBITSWAP instructions
>>>>   target-mips: add compact and CP1 branches
>>>>   target-mips: add new Floating Point Comparison instructions
>>>>   target-mips: remove JR, BLTZAL, BGEZAL and add NAL, BAL instructions
>>>>
>>>>  disas/mips.c                 |  211 +++-
>>>>  fpu/softfloat.c              |   37 +-
>>>>  hw/mips/mips_malta.c         |   10 +-
>>>>  include/fpu/softfloat.h      |    4 +
>>>>  target-mips/cpu.h            |   18 +-
>>>>  target-mips/helper.h         |   52 +
>>>>  target-mips/mips-defs.h      |   28 +-
>>>>  target-mips/op_helper.c      |  238 +++
>>>>  target-mips/translate.c      | 3814 +++++++++++++++++++++++++++++++-----------
>>>>  target-mips/translate_init.c |   30 +
>>>>  10 files changed, 3430 insertions(+), 1012 deletions(-)
>>>>
>>>
>>>
>>
>>
> 

      reply	other threads:[~2014-09-24 11:01 UTC|newest]

Thread overview: 36+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2014-06-27 15:21 [Qemu-devel] [PATCH v3 00/21] target-mips: add MIPS64R6 Instruction Set support Leon Alrae
2014-06-27 15:21 ` [Qemu-devel] [PATCH v3 01/21] target-mips: define ISA_MIPS64R6 Leon Alrae
2014-06-27 15:21 ` [Qemu-devel] [PATCH v3 02/21] target-mips: signal RI Exception on instructions removed in R6 Leon Alrae
2014-06-27 15:21 ` [Qemu-devel] [PATCH v3 03/21] target-mips: add SELEQZ and SELNEZ instructions Leon Alrae
2014-09-26 12:03   ` James Hogan
2014-09-26 12:45     ` Leon Alrae
2014-09-26 12:54       ` James Hogan
2014-09-26 12:23   ` James Hogan
2014-06-27 15:21 ` [Qemu-devel] [PATCH v3 04/21] target-mips: move LL and SC instructions Leon Alrae
2014-09-26 12:44   ` James Hogan
2014-09-26 14:12     ` Leon Alrae
2014-06-27 15:21 ` [Qemu-devel] [PATCH v3 05/21] target-mips: extract decode_opc_special* from decode_opc Leon Alrae
2014-06-27 15:21 ` [Qemu-devel] [PATCH v3 06/21] target-mips: split decode_opc_special* into *_r6 and *_legacy Leon Alrae
2014-06-27 15:21 ` [Qemu-devel] [PATCH v3 07/21] target-mips: signal RI Exception on DSP and Loongson instructions Leon Alrae
2014-06-27 15:21 ` [Qemu-devel] [PATCH v3 08/21] target-mips: move PREF, CACHE, LLD and SCD instructions Leon Alrae
2014-06-27 15:21 ` [Qemu-devel] [PATCH v3 09/21] target-mips: redefine Integer Multiply and Divide instructions Leon Alrae
2014-06-27 15:21 ` [Qemu-devel] [PATCH v3 10/21] target-mips: move CLO, DCLO, CLZ, DCLZ, SDBBP and free special2 in R6 Leon Alrae
2014-06-27 15:22 ` [Qemu-devel] [PATCH v3 11/21] target-mips: Status.UX/SX/KX enable 32-bit address wrapping Leon Alrae
2014-06-27 15:22 ` [Qemu-devel] [PATCH v3 12/21] target-mips: add ALIGN, DALIGN, BITSWAP and DBITSWAP instructions Leon Alrae
2014-06-27 15:22 ` [Qemu-devel] [PATCH v3 13/21] target-mips: add compact and CP1 branches Leon Alrae
2014-06-27 15:22 ` [Qemu-devel] [PATCH v3 14/21] target-mips: add AUI, LSA and PCREL instruction families Leon Alrae
2014-06-27 15:22 ` [Qemu-devel] [PATCH v3 15/21] softfloat: add functions corresponding to IEEE-2008 min/maxNumMag Leon Alrae
2014-06-27 15:22 ` [Qemu-devel] [PATCH v3 16/21] target-mips: add new Floating Point instructions Leon Alrae
2014-10-02 16:10   ` Yongbok Kim
2014-10-03  8:59     ` Leon Alrae
2014-06-27 15:22 ` [Qemu-devel] [PATCH v3 17/21] target-mips: add new Floating Point Comparison instructions Leon Alrae
2014-06-27 15:22 ` [Qemu-devel] [PATCH v3 18/21] target-mips: do not allow Status.FR=0 mode in 64-bit FPU Leon Alrae
2014-10-02 10:21   ` Yongbok Kim
2014-10-02 10:28     ` Yongbok Kim
2014-06-27 15:22 ` [Qemu-devel] [PATCH v3 19/21] target-mips: remove JR, BLTZAL, BGEZAL and add NAL, BAL instructions Leon Alrae
2014-06-27 15:22 ` [Qemu-devel] [PATCH v3 20/21] mips_malta: update malta's pseudo-bootloader - replace JR with JALR Leon Alrae
2014-06-27 15:22 ` [Qemu-devel] [PATCH v3 21/21] target-mips: define a new generic CPU supporting MIPS64 Release 6 ISA Leon Alrae
2014-08-05  9:26 ` [Qemu-devel] [PATCH v3 00/21] target-mips: add MIPS64R6 Instruction Set support Leon Alrae
2014-08-12 11:36   ` Leon Alrae
2014-08-22 11:26     ` Leon Alrae
2014-09-24 11:01       ` Leon Alrae [this message]

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=5422A472.2070305@imgtec.com \
    --to=leon.alrae@imgtec.com \
    --cc=aurelien@aurel32.net \
    --cc=cristian.cuna@imgtec.com \
    --cc=qemu-devel@nongnu.org \
    --cc=rth@twiddle.net \
    --cc=yongbok.kim@imgtec.com \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.