All of lore.kernel.org
 help / color / mirror / Atom feed
* [PATCH v2 0/8] usb: Check for genXxY on host
@ 2021-02-04  4:10 Thinh Nguyen
  2021-02-04  4:10 ` [PATCH v2 1/8] usb: core: Track SuperSpeed Plus GenXxY Thinh Nguyen
                   ` (7 more replies)
  0 siblings, 8 replies; 15+ messages in thread
From: Thinh Nguyen @ 2021-02-04  4:10 UTC (permalink / raw)
  To: Greg Kroah-Hartman, Thinh.Nguyen, linux-usb, chenqiwu,
	Andrey Konovalov, Alan Stern, Rikard Falkeborn, Eugeniu Rosca,
	Hardik Gajjar, Gustavo A. R. Silva, Dmitry Vyukov, Mathias Nyman,
	Allen Pais, Oliver Neukum, Zeng Tao, Sebastian Andrzej Siewior,
	Ahmed S. Darwish

This series add some missing support for USB 3.2 SuperSpeed Plus detection on
the host side. A SuperSpeed Plus device can operate in gen2x2, gen2x1, or
gen1x2. The current implementation can't detect whether the device is in Gen 1
or Gen 2 speed. We can do this by matching for the lane speed exponent and
mantissa of the SSP sublink speed capability descriptor from the hub driver.

Also, the current xHCI driver is missing some reports for the default SSP
Sublink Speed capability for USB 3.2 roothub. This series also add some support
for xHCI driver detecting various SuperSpeed Plus GenXxY.

Changes in v2:
- Remove RFC tag
- Rebase on greg/usb-testing
- Make some updates on BOS descriptor creation base on Mathias suggestions


Thinh Nguyen (8):
  usb: core: Track SuperSpeed Plus GenXxY
  usb: core: hub: Remove port_speed_is_ssp()
  usb: core: hub: Print speed name based on ssp rate
  usb: core: sysfs: Check for SSP rate in speed attr
  usb: xhci: Init root hub SSP rate
  usb: xhci: Fix port minor revision
  usb: xhci: Rewrite xhci_create_usb3_bos_desc()
  usb: xhci: Remove unused function

 drivers/usb/core/hcd.c      |   6 +-
 drivers/usb/core/hub.c      |  97 ++++++++---
 drivers/usb/core/sysfs.c    |   5 +-
 drivers/usb/host/xhci-hub.c | 320 +++++++++++++++++++++++-------------
 drivers/usb/host/xhci-mem.c |   9 +
 drivers/usb/host/xhci.c     |   2 +
 include/linux/usb.h         |   2 +
 7 files changed, 300 insertions(+), 141 deletions(-)


base-commit: d021e0694d77ee3cdc5d3fca2c8d53ae7575499a
-- 
2.28.0


^ permalink raw reply	[flat|nested] 15+ messages in thread
* Re: [PATCH v2 7/8] usb: xhci: Rewrite xhci_create_usb3_bos_desc()
@ 2021-02-09  5:37 kernel test robot
  0 siblings, 0 replies; 15+ messages in thread
From: kernel test robot @ 2021-02-09  5:37 UTC (permalink / raw)
  To: kbuild

[-- Attachment #1: Type: text/plain, Size: 17881 bytes --]

CC: kbuild-all(a)lists.01.org
In-Reply-To: <2d9a3de7f6cfeada9a15ec0ec4683b49c62543c2.1612410491.git.Thinh.Nguyen@synopsys.com>
References: <2d9a3de7f6cfeada9a15ec0ec4683b49c62543c2.1612410491.git.Thinh.Nguyen@synopsys.com>
TO: Thinh Nguyen <Thinh.Nguyen@synopsys.com>
TO: "Greg Kroah-Hartman" <gregkh@linuxfoundation.org>
TO: Thinh.Nguyen(a)synopsys.com
TO: linux-usb(a)vger.kernel.org
TO: Mathias Nyman <mathias.nyman@intel.com>

Hi Thinh,

Thank you for the patch! Perhaps something to improve:

[auto build test WARNING on d021e0694d77ee3cdc5d3fca2c8d53ae7575499a]

url:    https://github.com/0day-ci/linux/commits/Thinh-Nguyen/usb-Check-for-genXxY-on-host/20210204-121545
base:   d021e0694d77ee3cdc5d3fca2c8d53ae7575499a
:::::: branch date: 5 days ago
:::::: commit date: 5 days ago
config: x86_64-randconfig-m001-20210209 (attached as .config)
compiler: gcc-9 (Debian 9.3.0-15) 9.3.0

If you fix the issue, kindly add following tag as appropriate
Reported-by: kernel test robot <lkp@intel.com>
Reported-by: Dan Carpenter <dan.carpenter@oracle.com>

New smatch warnings:
drivers/usb/host/xhci-hub.c:98 xhci_create_usb3x_bos_desc() error: uninitialized symbol 'bcdUSB'.

Old smatch warnings:
drivers/usb/host/xhci-hub.c:104 xhci_create_usb3x_bos_desc() error: uninitialized symbol 'bcdUSB'.

vim +/bcdUSB +98 drivers/usb/host/xhci-hub.c

e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   67  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   68  static int xhci_create_usb3x_bos_desc(struct xhci_hcd *xhci, char *buf,
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   69  				      u16 wLength)
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   70  {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   71  	struct usb_bos_descriptor	*bos;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   72  	struct usb_ss_cap_descriptor	*ss_cap;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   73  	struct usb_ssp_cap_descriptor	*ssp_cap;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   74  	struct xhci_port_cap		*port_cap = NULL;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   75  	u16				bcdUSB;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   76  	u32				reg;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   77  	u32				min_rate = 0;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   78  	u8				min_ssid;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   79  	u8				ssac;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   80  	u8				ssic;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   81  	int				offset;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   82  	int				i;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   83  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   84  	/* BOS descriptor */
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   85  	bos = (struct usb_bos_descriptor *)buf;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   86  	bos->bLength = USB_DT_BOS_SIZE;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   87  	bos->bDescriptorType = USB_DT_BOS;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   88  	bos->wTotalLength = cpu_to_le16(USB_DT_BOS_SIZE +
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   89  					USB_DT_USB_SS_CAP_SIZE);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   90  	bos->bNumDeviceCaps = 1;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   91  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   92  	/* Create the descriptor for port with the highest revision */
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   93  	for (i = 0; i < xhci->num_port_caps; i++) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   94  		u8 major = xhci->port_caps[i].maj_rev;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   95  		u8 minor = xhci->port_caps[i].min_rev;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   96  		u16 rev = (major << 8) | minor;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   97  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  @98  		if (i == 0 || bcdUSB < rev) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03   99  			bcdUSB = rev;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  100  			port_cap = &xhci->port_caps[i];
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  101  		}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  102  	}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  103  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  104  	if (bcdUSB >= 0x0310) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  105  		if (port_cap->psi_count) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  106  			u8 num_sym_ssa = 0;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  107  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  108  			for (i = 0; i < port_cap->psi_count; i++) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  109  				if ((port_cap->psi[i] & PLT_MASK) == PLT_SYM)
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  110  					num_sym_ssa++;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  111  			}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  112  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  113  			ssac = port_cap->psi_count + num_sym_ssa - 1;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  114  			ssic = port_cap->psi_uid_count - 1;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  115  		} else {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  116  			if (bcdUSB >= 0x0320)
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  117  				ssac = 7;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  118  			else
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  119  				ssac = 3;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  120  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  121  			ssic = (ssac + 1) / 2 - 1;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  122  		}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  123  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  124  		bos->bNumDeviceCaps++;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  125  		bos->wTotalLength = cpu_to_le16(USB_DT_BOS_SIZE +
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  126  						USB_DT_USB_SS_CAP_SIZE +
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  127  						USB_DT_USB_SSP_CAP_SIZE(ssac));
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  128  	}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  129  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  130  	if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE)
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  131  		return wLength;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  132  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  133  	/* SuperSpeed USB Device Capability */
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  134  	ss_cap = (struct usb_ss_cap_descriptor *)&buf[USB_DT_BOS_SIZE];
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  135  	ss_cap->bLength = USB_DT_USB_SS_CAP_SIZE;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  136  	ss_cap->bDescriptorType = USB_DT_DEVICE_CAPABILITY;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  137  	ss_cap->bDevCapabilityType = USB_SS_CAP_TYPE;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  138  	ss_cap->bmAttributes = 0; /* set later */
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  139  	ss_cap->wSpeedSupported = cpu_to_le16(USB_5GBPS_OPERATION);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  140  	ss_cap->bFunctionalitySupport = USB_LOW_SPEED_OPERATION;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  141  	ss_cap->bU1devExitLat = 0; /* set later */
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  142  	ss_cap->bU2DevExitLat = 0; /* set later */
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  143  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  144  	reg = readl(&xhci->cap_regs->hcc_params);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  145  	if (HCC_LTC(reg))
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  146  		ss_cap->bmAttributes |= USB_LTM_SUPPORT;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  147  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  148  	if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  149  		reg = readl(&xhci->cap_regs->hcs_params3);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  150  		ss_cap->bU1devExitLat = HCS_U1_LATENCY(reg);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  151  		ss_cap->bU2DevExitLat = cpu_to_le16(HCS_U2_LATENCY(reg));
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  152  	}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  153  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  154  	if (wLength < le16_to_cpu(bos->wTotalLength))
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  155  		return wLength;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  156  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  157  	if (bcdUSB < 0x0310)
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  158  		return le16_to_cpu(bos->wTotalLength);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  159  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  160  	ssp_cap = (struct usb_ssp_cap_descriptor *)&buf[USB_DT_BOS_SIZE +
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  161  		USB_DT_USB_SS_CAP_SIZE];
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  162  	ssp_cap->bLength = USB_DT_USB_SSP_CAP_SIZE(ssac);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  163  	ssp_cap->bDescriptorType = USB_DT_DEVICE_CAPABILITY;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  164  	ssp_cap->bDevCapabilityType = USB_SSP_CAP_TYPE;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  165  	ssp_cap->bReserved = 0;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  166  	ssp_cap->wReserved = 0;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  167  	ssp_cap->bmAttributes =
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  168  		cpu_to_le32(FIELD_PREP(USB_SSP_SUBLINK_SPEED_ATTRIBS, ssac) |
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  169  			    FIELD_PREP(USB_SSP_SUBLINK_SPEED_IDS, ssic));
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  170  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  171  	if (!port_cap->psi_count) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  172  		for (i = 0; i < ssac + 1; i++)
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  173  			ssp_cap->bmSublinkSpeedAttr[i] =
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  174  				cpu_to_le32(ssp_cap_default_ssa[i]);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  175  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  176  		min_ssid = 4;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  177  		goto out;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  178  	}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  179  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  180  	offset = 0;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  181  	for (i = 0; i < port_cap->psi_count; i++) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  182  		u32 psi;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  183  		u32 attr;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  184  		u8 ssid;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  185  		u8 lp;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  186  		u8 lse;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  187  		u8 psie;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  188  		u16 lane_mantissa;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  189  		u16 psim;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  190  		u16 plt;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  191  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  192  		psi = port_cap->psi[i];
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  193  		ssid = XHCI_EXT_PORT_PSIV(psi);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  194  		lp = XHCI_EXT_PORT_LP(psi);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  195  		psie = XHCI_EXT_PORT_PSIE(psi);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  196  		psim = XHCI_EXT_PORT_PSIM(psi);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  197  		plt = psi & PLT_MASK;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  198  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  199  		lse = psie;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  200  		lane_mantissa = psim;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  201  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  202  		/* Shift to Gbps and set SSP Link Protocol if 10Gpbs */
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  203  		for (; psie < USB_SSP_SUBLINK_SPEED_LSE_GBPS; psie++)
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  204  			psim /= 1000;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  205  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  206  		if (!min_rate || psim < min_rate) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  207  			min_ssid = ssid;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  208  			min_rate = psim;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  209  		}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  210  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  211  		/* Some host controllers don't set the link protocol for SSP */
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  212  		if (psim >= 10)
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  213  			lp = USB_SSP_SUBLINK_SPEED_LP_SSP;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  214  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  215  		/*
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  216  		 * PSIM and PSIE represent the total speed of PSI. The BOS
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  217  		 * descriptor SSP sublink speed attribute lane mantissa
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  218  		 * describes the lane speed. E.g. PSIM and PSIE for gen2x2
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  219  		 * is 20Gbps, but the BOS descriptor lane speed mantissa is
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  220  		 * 10Gbps. Check and modify the mantissa value to match the
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  221  		 * lane speed.
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  222  		 */
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  223  		if (bcdUSB == 0x0320 && plt == PLT_SYM) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  224  			/*
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  225  			 * The PSI dword for gen1x2 and gen2x1 share the same
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  226  			 * values. But the lane speed for gen1x2 is 5Gbps while
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  227  			 * gen2x1 is 10Gbps. If the previous PSI dword SSID is
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  228  			 * 5 and the PSIE and PSIM match with SSID 6, let's
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  229  			 * assume that the controller follows the default speed
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  230  			 * id with SSID 6 for gen1x2.
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  231  			 */
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  232  			if (ssid == 6 && psie == 3 && psim == 10 && i) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  233  				u32 prev = port_cap->psi[i - 1];
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  234  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  235  				if ((prev & PLT_MASK) == PLT_SYM &&
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  236  				    XHCI_EXT_PORT_PSIV(prev) == 5 &&
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  237  				    XHCI_EXT_PORT_PSIE(prev) == 3 &&
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  238  				    XHCI_EXT_PORT_PSIM(prev) == 10) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  239  					lse = USB_SSP_SUBLINK_SPEED_LSE_GBPS;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  240  					lane_mantissa = 5;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  241  				}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  242  			}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  243  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  244  			if (psie == 3 && psim > 10) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  245  				lse = USB_SSP_SUBLINK_SPEED_LSE_GBPS;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  246  				lane_mantissa = 10;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  247  			}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  248  		}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  249  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  250  		attr = (FIELD_PREP(USB_SSP_SUBLINK_SPEED_SSID, ssid) |
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  251  			FIELD_PREP(USB_SSP_SUBLINK_SPEED_LP, lp) |
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  252  			FIELD_PREP(USB_SSP_SUBLINK_SPEED_LSE, lse) |
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  253  			FIELD_PREP(USB_SSP_SUBLINK_SPEED_LSM, lane_mantissa));
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  254  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  255  		switch (plt) {
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  256  		case PLT_SYM:
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  257  			attr |= FIELD_PREP(USB_SSP_SUBLINK_SPEED_ST,
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  258  					   USB_SSP_SUBLINK_SPEED_ST_SYM_RX);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  259  			ssp_cap->bmSublinkSpeedAttr[offset++] = cpu_to_le32(attr);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  260  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  261  			attr &= ~USB_SSP_SUBLINK_SPEED_ST;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  262  			attr |= FIELD_PREP(USB_SSP_SUBLINK_SPEED_ST,
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  263  					   USB_SSP_SUBLINK_SPEED_ST_SYM_TX);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  264  			ssp_cap->bmSublinkSpeedAttr[offset++] = cpu_to_le32(attr);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  265  			break;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  266  		case PLT_ASYM_RX:
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  267  			attr |= FIELD_PREP(USB_SSP_SUBLINK_SPEED_ST,
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  268  					   USB_SSP_SUBLINK_SPEED_ST_ASYM_RX);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  269  			ssp_cap->bmSublinkSpeedAttr[offset++] = cpu_to_le32(attr);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  270  			break;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  271  		case PLT_ASYM_TX:
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  272  			attr |= FIELD_PREP(USB_SSP_SUBLINK_SPEED_ST,
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  273  					   USB_SSP_SUBLINK_SPEED_ST_ASYM_TX);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  274  			ssp_cap->bmSublinkSpeedAttr[offset++] = cpu_to_le32(attr);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  275  			break;
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  276  		}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  277  	}
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  278  out:
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  279  	ssp_cap->wFunctionalitySupport =
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  280  		cpu_to_le16(FIELD_PREP(USB_SSP_MIN_SUBLINK_SPEED_ATTRIBUTE_ID,
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  281  				       min_ssid) |
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  282  			    FIELD_PREP(USB_SSP_MIN_RX_LANE_COUNT, 1) |
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  283  			    FIELD_PREP(USB_SSP_MIN_TX_LANE_COUNT, 1));
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  284  
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  285  	return le16_to_cpu(bos->wTotalLength);
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  286  }
e531a9f0c9c4b7 Thinh Nguyen 2021-02-03  287  

---
0-DAY CI Kernel Test Service, Intel Corporation
https://lists.01.org/hyperkitty/list/kbuild-all(a)lists.01.org

[-- Attachment #2: config.gz --]
[-- Type: application/gzip, Size: 29578 bytes --]

^ permalink raw reply	[flat|nested] 15+ messages in thread

end of thread, other threads:[~2021-03-11  3:46 UTC | newest]

Thread overview: 15+ messages (download: mbox.gz / follow: Atom feed)
-- links below jump to the message on this page --
2021-02-04  4:10 [PATCH v2 0/8] usb: Check for genXxY on host Thinh Nguyen
2021-02-04  4:10 ` [PATCH v2 1/8] usb: core: Track SuperSpeed Plus GenXxY Thinh Nguyen
2021-02-04  4:10 ` [PATCH v2 2/8] usb: core: hub: Remove port_speed_is_ssp() Thinh Nguyen
2021-02-04  4:10 ` [PATCH v2 3/8] usb: core: hub: Print speed name based on ssp rate Thinh Nguyen
2021-03-10  8:37   ` Mathias Nyman
2021-03-11  3:46     ` Thinh Nguyen
2021-02-04  4:10 ` [PATCH v2 4/8] usb: core: sysfs: Check for SSP rate in speed attr Thinh Nguyen
2021-02-04  4:11 ` [PATCH v2 5/8] usb: xhci: Init root hub SSP rate Thinh Nguyen
2021-02-04  4:11 ` [PATCH v2 6/8] usb: xhci: Fix port minor revision Thinh Nguyen
2021-02-04  4:11 ` [PATCH v2 7/8] usb: xhci: Rewrite xhci_create_usb3_bos_desc() Thinh Nguyen
2021-03-09 11:47   ` Mathias Nyman
2021-03-09 19:32     ` Thinh Nguyen
2021-03-10  8:28       ` Mathias Nyman
2021-02-04  4:11 ` [PATCH v2 8/8] usb: xhci: Remove unused function Thinh Nguyen
2021-02-09  5:37 [PATCH v2 7/8] usb: xhci: Rewrite xhci_create_usb3_bos_desc() kernel test robot

This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.