All of lore.kernel.org
 help / color / mirror / Atom feed
From: Mirza Krak <mirza.krak@gmail.com>
To: Thierry Reding <thierry.reding@gmail.com>
Cc: Jon Hunter <jonathanh@nvidia.com>, Rob Herring <robh@kernel.org>,
	Stephen Warren <swarren@wwwdotorg.org>,
	Alexandre Courbot <gnurou@gmail.com>,
	pdeschrijver@nvidia.com, Prashant Gaikwad <pgaikwad@nvidia.com>,
	Michael Turquette <mturquette@baylibre.com>,
	sboyd@codeaurora.org, devicetree@vger.kernel.org,
	linux-tegra@vger.kernel.org,
	linux-arm-kernel@lists.infradead.org, linux-clk@vger.kernel.org,
	pawel.moll@arm.com, mark.rutland@arm.com,
	ijc+devicetree@hellion.org.uk, Kumar Gala <galak@codeaurora.org>,
	linux@armlinux.org.uk
Subject: Re: [RFC 3/6] dt/bindings: Add bindings for Tegra20/30 NOR bus driver
Date: Mon, 25 Jul 2016 15:33:32 +0200	[thread overview]
Message-ID: <CALw8SCU2Pi2zEyf87qJKGosNSOSz6Br14BzS7DftJ9dhpJs50g@mail.gmail.com> (raw)
In-Reply-To: <20160725132711.GI21170@ulmo.ba.sec>

2016-07-25 15:27 GMT+02:00 Thierry Reding <thierry.reding@gmail.com>:
> On Mon, Jul 25, 2016 at 03:20:44PM +0200, Mirza Krak wrote:
>> 2016-07-25 13:36 GMT+02:00 Thierry Reding <thierry.reding@gmail.com>:
>> > On Thu, Jul 21, 2016 at 11:26:09AM +0100, Jon Hunter wrote:
>> >>
>> >> On 20/07/16 20:28, Mirza Krak wrote:
>> >> > 2016-07-20 14:44 GMT+02:00 Rob Herring <robh@kernel.org>:
>> >> >> On Tue, Jul 19, 2016 at 03:36:34PM +0200, Mirza Krak wrote:
>> >> >>> From: Mirza Krak <mirza.krak@gmail.com>
>> >> >>>
>> >> >>> Document the devicetree bindings for NOR bus driver found on Tegra20 and
>> >> >>> Tegra30 SOCs
>> >> >>>
>> >> >>> Signed-off-by: Mirza Krak <mirza.krak@gmail.com>
>> >> >>> ---
>> >> >>>  .../devicetree/bindings/bus/nvidia,tegra20-nor.txt | 73 ++++++++++++++++++++++
>> >> >>>  1 file changed, 73 insertions(+)
>> >> >>>  create mode 100644 Documentation/devicetree/bindings/bus/nvidia,tegra20-nor.txt
>> >> >>>
>> >> >>> diff --git a/Documentation/devicetree/bindings/bus/nvidia,tegra20-nor.txt b/Documentation/devicetree/bindings/bus/nvidia,tegra20-nor.txt
>> >> >>> new file mode 100644
>> >> >>> index 0000000..9ee4a66
>> >> >>> --- /dev/null
>> >> >>> +++ b/Documentation/devicetree/bindings/bus/nvidia,tegra20-nor.txt
>> >> >>> @@ -0,0 +1,73 @@
>> >> >>> +Device tree bindings for NVIDIA Tegra20/30 NOR Bus
>> >> >>> +
>> >> >>> +The NOR controller supports a number of memory types, including synchronous NOR,
>> >> >>> +asynchronous NOR, and other flash memories with similar interfaces, such as
>> >> >>> +MuxOneNAND. One could also connect high speed devices like FPGAs, DSPs,
>> >> >>> +CAN chips, Wi-Fi chips etc.
>> >> >>> +
>> >> >>> +The actual devices are instantiated from the child nodes of a NOR node.
>> >> >>> +
>> >> >>> +Required properties:
>> >> >>> +
>> >> >>> + - compatible: should be "nvidia,tegra20-nor", "nvidia,tegra30-nor"
>> >> >>> + - reg: Should contain NOR controller registers location and length.
>> >> >>> + - clocks: Must contain one entry, for the module clock.
>> >> >>> +   See ../clocks/clock-bindings.txt for details.
>> >> >>> + - resets : Must contain an entry for each entry in reset-names.
>> >> >>> +   See ../reset/reset.txt for details.
>> >> >>> + - reset-names : Must include the following entries:
>> >> >>> +  - nor
>> >> >>> + - #address-cells: Must be set to 2 to allow memory address translation
>> >> >>> + - #size-cells:      Must be set to 1 to allow CS address passing
>> >> >>> + - ranges: Must be set up to reflect the memory layout with four integer
>> >> >>> +             values for each chip-select line in use.
>> >> >>> + - nvidia,config: This property represents the SNOR_CONFIG_0 register.
>> >> >>> +
>> >> >>> +Note that the NOR controller does not have any internal chip-select address
>> >> >>> +decoding and if you want to access multiple devices external chip-select
>> >> >>> +decoding must be provided.
>> >> >>
>> >> >> Then what are the 2 chip selects in ranges?
>> >> >>
>> >> >> Rob
>> >> >
>> >> > Those two chip selects are actually a representation of a external
>> >> > decoding logic based on what we use on our board. Even though it the
>> >> > NOR controller only supports one single chip select I wanted to give
>> >> > an example on how one could create more chip-selects with an external
>> >> > logic and what it would look like in the device tree representation.
>> >>
>> >> Technically, the GMI/SNOR controller supports 8 chip-selects, however,
>> >> unlike some devices, it appears that software has to select the active
>> >> chip-select. Although this sounds odd, I believe that the idea is that
>> >> in order to support devices greater than 256MB (external address space
>> >> for available NOR/async devices) you can use the chip-selects to page
>> >> through memory greater than this 256MB range. At least that it my
>> >> (limited) understanding!
>> >
>> > Actually I had assumed that software would at some point need to select
>> > the active chip to switch between multiple connected chips. I suppose it
>> > could be possible to have multiple chips share the same chip-select and
>> > decode the address lines to determine whether they're being accessed or
>> > not.
>> >
>> > What I don't understand, and it's further complicated by the fact that
>> > external chip-selects are being used, is how does the controller get
>> > told what chip to select? It seems to me like it would always access the
>> > same chips because the SNOR_CONFIG_0 register is only ever written on
>> > ->probe().
>> >
>> > For external chip selects, how do they tie in with all this? Who gets to
>> > implement this logic? Wouldn't we need to abstract this away somehow so
>> > that we can support whatever board designers will come up with?
>> >
>> > Thierry
>>
>> You answered it your self :).
>>
>> >I suppose it
>> > could be possible to have multiple chips share the same chip-select and
>> > decode the address lines to determine whether they're being accessed or
>> > not.
>>
>> That is what we do and is what I refer to as external chip-selects.
>
> Okay, so there aren't actually chips or pins that serve as external chip
> selects, but rather the GMI address lines are used to select the chip? I
> guess that's more like traditional address decoding rather than chip
> select. Anyway, understanding how your board design works helps devising
> a device tree binding that is flexible enough to support production
> devices.
>
> Thierry

This is the most accurate descriptor.

> GMI address lines are used to select the chip

Best Regards
Mirza

WARNING: multiple messages have this Message-ID (diff)
From: mirza.krak@gmail.com (Mirza Krak)
To: linux-arm-kernel@lists.infradead.org
Subject: [RFC 3/6] dt/bindings: Add bindings for Tegra20/30 NOR bus driver
Date: Mon, 25 Jul 2016 15:33:32 +0200	[thread overview]
Message-ID: <CALw8SCU2Pi2zEyf87qJKGosNSOSz6Br14BzS7DftJ9dhpJs50g@mail.gmail.com> (raw)
In-Reply-To: <20160725132711.GI21170@ulmo.ba.sec>

2016-07-25 15:27 GMT+02:00 Thierry Reding <thierry.reding@gmail.com>:
> On Mon, Jul 25, 2016 at 03:20:44PM +0200, Mirza Krak wrote:
>> 2016-07-25 13:36 GMT+02:00 Thierry Reding <thierry.reding@gmail.com>:
>> > On Thu, Jul 21, 2016 at 11:26:09AM +0100, Jon Hunter wrote:
>> >>
>> >> On 20/07/16 20:28, Mirza Krak wrote:
>> >> > 2016-07-20 14:44 GMT+02:00 Rob Herring <robh@kernel.org>:
>> >> >> On Tue, Jul 19, 2016 at 03:36:34PM +0200, Mirza Krak wrote:
>> >> >>> From: Mirza Krak <mirza.krak@gmail.com>
>> >> >>>
>> >> >>> Document the devicetree bindings for NOR bus driver found on Tegra20 and
>> >> >>> Tegra30 SOCs
>> >> >>>
>> >> >>> Signed-off-by: Mirza Krak <mirza.krak@gmail.com>
>> >> >>> ---
>> >> >>>  .../devicetree/bindings/bus/nvidia,tegra20-nor.txt | 73 ++++++++++++++++++++++
>> >> >>>  1 file changed, 73 insertions(+)
>> >> >>>  create mode 100644 Documentation/devicetree/bindings/bus/nvidia,tegra20-nor.txt
>> >> >>>
>> >> >>> diff --git a/Documentation/devicetree/bindings/bus/nvidia,tegra20-nor.txt b/Documentation/devicetree/bindings/bus/nvidia,tegra20-nor.txt
>> >> >>> new file mode 100644
>> >> >>> index 0000000..9ee4a66
>> >> >>> --- /dev/null
>> >> >>> +++ b/Documentation/devicetree/bindings/bus/nvidia,tegra20-nor.txt
>> >> >>> @@ -0,0 +1,73 @@
>> >> >>> +Device tree bindings for NVIDIA Tegra20/30 NOR Bus
>> >> >>> +
>> >> >>> +The NOR controller supports a number of memory types, including synchronous NOR,
>> >> >>> +asynchronous NOR, and other flash memories with similar interfaces, such as
>> >> >>> +MuxOneNAND. One could also connect high speed devices like FPGAs, DSPs,
>> >> >>> +CAN chips, Wi-Fi chips etc.
>> >> >>> +
>> >> >>> +The actual devices are instantiated from the child nodes of a NOR node.
>> >> >>> +
>> >> >>> +Required properties:
>> >> >>> +
>> >> >>> + - compatible: should be "nvidia,tegra20-nor", "nvidia,tegra30-nor"
>> >> >>> + - reg: Should contain NOR controller registers location and length.
>> >> >>> + - clocks: Must contain one entry, for the module clock.
>> >> >>> +   See ../clocks/clock-bindings.txt for details.
>> >> >>> + - resets : Must contain an entry for each entry in reset-names.
>> >> >>> +   See ../reset/reset.txt for details.
>> >> >>> + - reset-names : Must include the following entries:
>> >> >>> +  - nor
>> >> >>> + - #address-cells: Must be set to 2 to allow memory address translation
>> >> >>> + - #size-cells:      Must be set to 1 to allow CS address passing
>> >> >>> + - ranges: Must be set up to reflect the memory layout with four integer
>> >> >>> +             values for each chip-select line in use.
>> >> >>> + - nvidia,config: This property represents the SNOR_CONFIG_0 register.
>> >> >>> +
>> >> >>> +Note that the NOR controller does not have any internal chip-select address
>> >> >>> +decoding and if you want to access multiple devices external chip-select
>> >> >>> +decoding must be provided.
>> >> >>
>> >> >> Then what are the 2 chip selects in ranges?
>> >> >>
>> >> >> Rob
>> >> >
>> >> > Those two chip selects are actually a representation of a external
>> >> > decoding logic based on what we use on our board. Even though it the
>> >> > NOR controller only supports one single chip select I wanted to give
>> >> > an example on how one could create more chip-selects with an external
>> >> > logic and what it would look like in the device tree representation.
>> >>
>> >> Technically, the GMI/SNOR controller supports 8 chip-selects, however,
>> >> unlike some devices, it appears that software has to select the active
>> >> chip-select. Although this sounds odd, I believe that the idea is that
>> >> in order to support devices greater than 256MB (external address space
>> >> for available NOR/async devices) you can use the chip-selects to page
>> >> through memory greater than this 256MB range. At least that it my
>> >> (limited) understanding!
>> >
>> > Actually I had assumed that software would at some point need to select
>> > the active chip to switch between multiple connected chips. I suppose it
>> > could be possible to have multiple chips share the same chip-select and
>> > decode the address lines to determine whether they're being accessed or
>> > not.
>> >
>> > What I don't understand, and it's further complicated by the fact that
>> > external chip-selects are being used, is how does the controller get
>> > told what chip to select? It seems to me like it would always access the
>> > same chips because the SNOR_CONFIG_0 register is only ever written on
>> > ->probe().
>> >
>> > For external chip selects, how do they tie in with all this? Who gets to
>> > implement this logic? Wouldn't we need to abstract this away somehow so
>> > that we can support whatever board designers will come up with?
>> >
>> > Thierry
>>
>> You answered it your self :).
>>
>> >I suppose it
>> > could be possible to have multiple chips share the same chip-select and
>> > decode the address lines to determine whether they're being accessed or
>> > not.
>>
>> That is what we do and is what I refer to as external chip-selects.
>
> Okay, so there aren't actually chips or pins that serve as external chip
> selects, but rather the GMI address lines are used to select the chip? I
> guess that's more like traditional address decoding rather than chip
> select. Anyway, understanding how your board design works helps devising
> a device tree binding that is flexible enough to support production
> devices.
>
> Thierry

This is the most accurate descriptor.

> GMI address lines are used to select the chip

Best Regards
Mirza

  reply	other threads:[~2016-07-25 13:33 UTC|newest]

Thread overview: 133+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2016-07-19 13:36 [RFC 0/6] Add support for Tegra20/30 NOR bus controller Mirza Krak
2016-07-19 13:36 ` Mirza Krak
     [not found] ` <1468935397-11926-1-git-send-email-mirza.krak-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
2016-07-19 13:36   ` [RFC 1/6] clk: tegra: add TEGRA20_CLK_NOR to init table Mirza Krak
2016-07-19 13:36     ` Mirza Krak
2016-07-19 13:36     ` Mirza Krak
2016-07-25 11:17     ` Thierry Reding
2016-07-25 11:17       ` Thierry Reding
     [not found]       ` <20160725111735.GC21170-EkSeR96xj6Pcmrwk2tT4+A@public.gmane.org>
2016-07-25 12:28         ` Mirza Krak
2016-07-25 12:28           ` Mirza Krak
2016-07-25 12:28           ` Mirza Krak
     [not found]           ` <CALw8SCUPn2xzToHbPC2FPr7rVutcFOq7dwhqREmxoG=L4gT5ew-JsoAwUIsXosN+BqQ9rBEUg@public.gmane.org>
2016-07-25 13:23             ` Thierry Reding
2016-07-25 13:23               ` Thierry Reding
2016-07-25 13:23               ` Thierry Reding
2016-07-19 13:36   ` [RFC 2/6] clk: tegra: add TEGRA30_CLK_NOR " Mirza Krak
2016-07-19 13:36     ` Mirza Krak
2016-07-19 13:36     ` Mirza Krak
2016-07-19 13:36   ` [RFC 3/6] dt/bindings: Add bindings for Tegra20/30 NOR bus driver Mirza Krak
2016-07-19 13:36     ` Mirza Krak
2016-07-19 13:36     ` Mirza Krak
     [not found]     ` <1468935397-11926-4-git-send-email-mirza.krak-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
2016-07-20 12:44       ` Rob Herring
2016-07-20 12:44         ` Rob Herring
2016-07-20 12:44         ` Rob Herring
2016-07-20 19:28         ` Mirza Krak
2016-07-20 19:28           ` Mirza Krak
2016-07-20 19:28           ` Mirza Krak
2016-07-21 10:26           ` Jon Hunter
2016-07-21 10:26             ` Jon Hunter
2016-07-21 10:26             ` Jon Hunter
2016-07-25 11:36             ` Thierry Reding
2016-07-25 11:36               ` Thierry Reding
2016-07-25 13:20               ` Mirza Krak
2016-07-25 13:20                 ` Mirza Krak
2016-07-25 13:27                 ` Thierry Reding
2016-07-25 13:27                   ` Thierry Reding
2016-07-25 13:33                   ` Mirza Krak [this message]
2016-07-25 13:33                     ` Mirza Krak
2016-07-21  9:56       ` Jon Hunter
2016-07-21  9:56         ` Jon Hunter
2016-07-21  9:56         ` Jon Hunter
2016-07-21 20:10         ` Mirza Krak
2016-07-21 20:10           ` Mirza Krak
2016-07-22  9:32           ` Jon Hunter
2016-07-22  9:32             ` Jon Hunter
2016-07-22  9:32             ` Jon Hunter
2016-07-22 19:07             ` Mirza Krak
2016-07-22 19:07               ` Mirza Krak
     [not found]               ` <CALw8SCXb29NM=BRnUBsnFFObe25fSFi2mzvhrb5CvvJVCcWRfA-JsoAwUIsXosN+BqQ9rBEUg@public.gmane.org>
2016-07-25  8:14                 ` Jon Hunter
2016-07-25  8:14                   ` Jon Hunter
2016-07-25  8:14                   ` Jon Hunter
     [not found]           ` <CALw8SCU0cz6mbO=oudCZ4-=2PHVORNt3gwmg2bzNjyhJFnWS3g-JsoAwUIsXosN+BqQ9rBEUg@public.gmane.org>
2016-07-25 12:10             ` Thierry Reding
2016-07-25 12:10               ` Thierry Reding
2016-07-25 12:10               ` Thierry Reding
     [not found]               ` <20160725121045.GG21170-EkSeR96xj6Pcmrwk2tT4+A@public.gmane.org>
2016-07-25 13:09                 ` Jon Hunter
2016-07-25 13:09                   ` Jon Hunter
2016-07-25 13:09                   ` Jon Hunter
2016-07-25 13:32                   ` Thierry Reding
2016-07-25 13:32                     ` Thierry Reding
2016-07-25 11:59         ` Thierry Reding
2016-07-25 11:59           ` Thierry Reding
2016-07-25 13:30           ` Mirza Krak
2016-07-25 13:30             ` Mirza Krak
2016-07-25 13:30             ` Mirza Krak
     [not found]             ` <CALw8SCU6vWeDyoy+t53k2+tmnrZd+ieBV88Vc6FSL9x3FzSm5g-JsoAwUIsXosN+BqQ9rBEUg@public.gmane.org>
2016-07-25 13:39               ` Thierry Reding
2016-07-25 13:39                 ` Thierry Reding
2016-07-25 13:39                 ` Thierry Reding
     [not found]                 ` <20160725133922.GK21170-EkSeR96xj6Pcmrwk2tT4+A@public.gmane.org>
2016-07-25 13:50                   ` Mirza Krak
2016-07-25 13:50                     ` Mirza Krak
2016-07-25 13:50                     ` Mirza Krak
2016-07-25 13:36           ` Jon Hunter
2016-07-25 13:36             ` Jon Hunter
2016-07-25 13:36             ` Jon Hunter
2016-07-25 13:49             ` Thierry Reding
2016-07-25 13:49               ` Thierry Reding
2016-07-25 11:30       ` Thierry Reding
2016-07-25 11:30         ` Thierry Reding
2016-07-25 11:30         ` Thierry Reding
2016-07-25 13:16         ` Mirza Krak
2016-07-25 13:16           ` Mirza Krak
2016-07-25 14:15           ` Thierry Reding
2016-07-25 14:15             ` Thierry Reding
2016-07-25 14:38             ` Mirza Krak
2016-07-25 14:38               ` Mirza Krak
     [not found]               ` <CALw8SCWouYF+CY7n67mFxyL2CFbY4k1oB7oySTU9WkSMqosFUA-JsoAwUIsXosN+BqQ9rBEUg@public.gmane.org>
2016-07-25 15:01                 ` Jon Hunter
2016-07-25 15:01                   ` Jon Hunter
2016-07-25 15:01                   ` Jon Hunter
     [not found]                   ` <44b2703e-a417-eb3e-b154-6919dc6618d7-DDmLM1+adcrQT0dZR+AlfA@public.gmane.org>
2016-07-25 15:34                     ` Thierry Reding
2016-07-25 15:34                       ` Thierry Reding
2016-07-25 15:34                       ` Thierry Reding
2016-07-25 19:59             ` Mirza Krak
2016-07-25 19:59               ` Mirza Krak
     [not found]               ` <CALw8SCVmVL82kZapEJA97XqQv6XZnR_S6ddsW1Gwk61v4Px9AA-JsoAwUIsXosN+BqQ9rBEUg@public.gmane.org>
2016-07-26  8:32                 ` Thierry Reding
2016-07-26  8:32                   ` Thierry Reding
2016-07-26  8:32                   ` Thierry Reding
     [not found]             ` <20160725141544.GN21170-EkSeR96xj6Pcmrwk2tT4+A@public.gmane.org>
2016-07-28  9:29               ` Mirza Krak
2016-07-28  9:29                 ` Mirza Krak
2016-07-28  9:29                 ` Mirza Krak
2016-07-19 13:36   ` [RFC 4/6] ARM: tegra: Add Tegra30 NOR support Mirza Krak
2016-07-19 13:36     ` Mirza Krak
2016-07-19 13:36     ` Mirza Krak
2016-07-19 13:36   ` [RFC 5/6] ARM: tegra: Add Tegra20 " Mirza Krak
2016-07-19 13:36     ` Mirza Krak
2016-07-19 13:36     ` Mirza Krak
2016-07-19 13:36   ` [RFC 6/6] bus: Add support for Tegra NOR controller Mirza Krak
2016-07-19 13:36     ` Mirza Krak
2016-07-19 13:36     ` Mirza Krak
2016-07-21 10:15     ` Jon Hunter
2016-07-21 10:15       ` Jon Hunter
2016-07-21 10:15       ` Jon Hunter
     [not found]       ` <f6df33eb-53ae-699b-9e1f-69eb7fed7da0-DDmLM1+adcrQT0dZR+AlfA@public.gmane.org>
2016-07-21 20:42         ` Mirza Krak
2016-07-21 20:42           ` Mirza Krak
2016-07-21 20:42           ` Mirza Krak
2016-07-22  9:38           ` Jon Hunter
2016-07-22  9:38             ` Jon Hunter
2016-07-22  9:38             ` Jon Hunter
2016-07-22 19:18             ` Mirza Krak
2016-07-22 19:18               ` Mirza Krak
     [not found]               ` <CALw8SCXCdVMKgemEyQ-MZbxdthkPCDVzi+3boqtXk1_XNjcz4g-JsoAwUIsXosN+BqQ9rBEUg@public.gmane.org>
2016-07-25  8:19                 ` Jon Hunter
2016-07-25  8:19                   ` Jon Hunter
2016-07-25  8:19                   ` Jon Hunter
2016-07-25 10:57               ` Thierry Reding
2016-07-25 10:57                 ` Thierry Reding
     [not found]     ` <1468935397-11926-7-git-send-email-mirza.krak-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
2016-07-21 15:12       ` Jon Hunter
2016-07-21 15:12         ` Jon Hunter
2016-07-21 15:12         ` Jon Hunter
2016-07-21 21:41         ` Mirza Krak
2016-07-21 21:41           ` Mirza Krak
2016-07-25 11:14     ` Thierry Reding
2016-07-25 11:14       ` Thierry Reding
2016-07-25 12:17       ` Mirza Krak
2016-07-25 12:17         ` Mirza Krak
     [not found]         ` <CALw8SCU5s8BAg6B8dT=QokY-D-CcokmMEkYqz1GJWHkX-XWpRQ-JsoAwUIsXosN+BqQ9rBEUg@public.gmane.org>
2016-07-25 13:41           ` Thierry Reding
2016-07-25 13:41             ` Thierry Reding
2016-07-25 13:41             ` Thierry Reding

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=CALw8SCU2Pi2zEyf87qJKGosNSOSz6Br14BzS7DftJ9dhpJs50g@mail.gmail.com \
    --to=mirza.krak@gmail.com \
    --cc=devicetree@vger.kernel.org \
    --cc=galak@codeaurora.org \
    --cc=gnurou@gmail.com \
    --cc=ijc+devicetree@hellion.org.uk \
    --cc=jonathanh@nvidia.com \
    --cc=linux-arm-kernel@lists.infradead.org \
    --cc=linux-clk@vger.kernel.org \
    --cc=linux-tegra@vger.kernel.org \
    --cc=linux@armlinux.org.uk \
    --cc=mark.rutland@arm.com \
    --cc=mturquette@baylibre.com \
    --cc=pawel.moll@arm.com \
    --cc=pdeschrijver@nvidia.com \
    --cc=pgaikwad@nvidia.com \
    --cc=robh@kernel.org \
    --cc=sboyd@codeaurora.org \
    --cc=swarren@wwwdotorg.org \
    --cc=thierry.reding@gmail.com \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.