linux-kernel.vger.kernel.org archive mirror
 help / color / mirror / Atom feed
  • * [tip:x86/platform] x86/intel/quark: Switch off CR4.PGE so TLB flush uses CR3 instead
           [not found] <1411514784-14885-1-git-send-email-pure.logic@nexus-software.ie>
           [not found] ` <20140924071221.GB990@gmail.com>
    @ 2014-09-24 15:01 ` tip-bot for Bryan O'Donoghue
      2014-09-24 15:52   ` H. Peter Anvin
      1 sibling, 1 reply; 8+ messages in thread
    From: tip-bot for Bryan O'Donoghue @ 2014-09-24 15:01 UTC (permalink / raw)
      To: linux-tip-commits; +Cc: linux-kernel, hpa, mingo, pure.logic, stable, tglx, bp
    
    Commit-ID:  ee1b5b165c0a2f04d2107e634e51f05d0eb107de
    Gitweb:     http://git.kernel.org/tip/ee1b5b165c0a2f04d2107e634e51f05d0eb107de
    Author:     Bryan O'Donoghue <pure.logic@nexus-software.ie>
    AuthorDate: Wed, 24 Sep 2014 00:26:24 +0100
    Committer:  Ingo Molnar <mingo@kernel.org>
    CommitDate: Wed, 24 Sep 2014 15:06:15 +0200
    
    x86/intel/quark: Switch off CR4.PGE so TLB flush uses CR3 instead
    
    Quark x1000 advertises PGE via the standard CPUID method
    PGE bits exist in Quark X1000's PTEs. In order to flush
    an individual PTE it is necessary to reload CR3 irrespective
    of the PTE.PGE bit.
    
    See Quark Core_DevMan_001.pdf section 6.4.11
    
    This bug was fixed in Galileo kernels, unfixed vanilla kernels are expected to
    crash and burn on this platform.
    
    Signed-off-by: Bryan O'Donoghue <pure.logic@nexus-software.ie>
    Cc: Borislav Petkov <bp@alien8.de>
    Cc: <stable@vger.kernel.org>
    Link: http://lkml.kernel.org/r/1411514784-14885-1-git-send-email-pure.logic@nexus-software.ie
    Signed-off-by: Ingo Molnar <mingo@kernel.org>
    ---
     arch/x86/kernel/cpu/intel.c | 15 +++++++++++++++
     1 file changed, 15 insertions(+)
    
    diff --git a/arch/x86/kernel/cpu/intel.c b/arch/x86/kernel/cpu/intel.c
    index 74e804d..50ce751 100644
    --- a/arch/x86/kernel/cpu/intel.c
    +++ b/arch/x86/kernel/cpu/intel.c
    @@ -144,6 +144,21 @@ static void early_init_intel(struct cpuinfo_x86 *c)
     			setup_clear_cpu_cap(X86_FEATURE_ERMS);
     		}
     	}
    +
    +	/*
    +	 * Intel Quark Core DevMan_001.pdf section 6.4.11
    +	 * "The operating system also is required to invalidate (i.e., flush)
    +	 *  the TLB when any changes are made to any of the page table entries.
    +	 *  The operating system must reload CR3 to cause the TLB to be flushed"
    +	 *
    +	 * As a result cpu_has_pge() in arch/x86/include/asm/tlbflush.h should
    +	 * be false so that __flush_tlb_all() causes CR3 insted of CR4.PGE
    +	 * to be modified
    +	 */
    +	if (c->x86 == 5 && c->x86_model == 9) {
    +		pr_info("Disabling PGE capability bit\n");
    +		setup_clear_cpu_cap(X86_FEATURE_PGE);
    +	}
     }
     
     #ifdef CONFIG_X86_32
    
    ^ permalink raw reply related	[flat|nested] 8+ messages in thread

  • end of thread, other threads:[~2014-09-24 20:22 UTC | newest]
    
    Thread overview: 8+ messages (download: mbox.gz / follow: Atom feed)
    -- links below jump to the message on this page --
         [not found] <1411514784-14885-1-git-send-email-pure.logic@nexus-software.ie>
         [not found] ` <20140924071221.GB990@gmail.com>
    2014-09-24 10:15   ` [PATCH] x86: Quark: Switch of CR4.PGE TLB flush use CR3 instead Bryan O'Donoghue
    2014-09-24 15:01 ` [tip:x86/platform] x86/intel/quark: Switch off CR4.PGE so TLB flush uses " tip-bot for Bryan O'Donoghue
    2014-09-24 15:52   ` H. Peter Anvin
    2014-09-24 15:58     ` Bryan O'Donoghue
    2014-09-24 16:07       ` Bryan O'Donoghue
    2014-09-24 18:42         ` H. Peter Anvin
    2014-09-24 18:43           ` H. Peter Anvin
    2014-09-24 20:22             ` Bryan O'Donoghue
    

    This is a public inbox, see mirroring instructions
    for how to clone and mirror all data and code used for this inbox;
    as well as URLs for NNTP newsgroup(s).