All of lore.kernel.org
 help / color / mirror / Atom feed
From: Avi Kivity <avi@redhat.com>
To: qemu-devel@nongnu.org
Cc: kvm@vger.kernel.org
Subject: [RFC v3 44/56] pcnet: convert to memory API
Date: Sun, 10 Jul 2011 21:14:57 +0300	[thread overview]
Message-ID: <1310321709-30770-45-git-send-email-avi@redhat.com> (raw)
In-Reply-To: <1310321709-30770-1-git-send-email-avi@redhat.com>

Also related chips.

Signed-off-by: Avi Kivity <avi@redhat.com>
---
 hw/lance.c     |   31 ++++++++----------
 hw/pcnet-pci.c |   98 ++++++++++++++++++++++++++++++++++++++-----------------
 hw/pcnet.h     |    4 ++-
 3 files changed, 85 insertions(+), 48 deletions(-)

diff --git a/hw/lance.c b/hw/lance.c
index ddb1cbb..1c81cd3 100644
--- a/hw/lance.c
+++ b/hw/lance.c
@@ -55,8 +55,8 @@ static void parent_lance_reset(void *opaque, int irq, int level)
         pcnet_h_reset(&d->state);
 }
 
-static void lance_mem_writew(void *opaque, target_phys_addr_t addr,
-                             uint32_t val)
+static void lance_mem_write(void *opaque, target_phys_addr_t addr,
+                            uint64_t val, unsigned size)
 {
     SysBusPCNetState *d = opaque;
 
@@ -64,7 +64,8 @@ static void lance_mem_writew(void *opaque, target_phys_addr_t addr,
     pcnet_ioport_writew(&d->state, addr, val & 0xffff);
 }
 
-static uint32_t lance_mem_readw(void *opaque, target_phys_addr_t addr)
+static uint64_t lance_mem_read(void *opaque, target_phys_addr_t addr,
+                               unsigned size)
 {
     SysBusPCNetState *d = opaque;
     uint32_t val;
@@ -74,16 +75,14 @@ static uint32_t lance_mem_readw(void *opaque, target_phys_addr_t addr)
     return val & 0xffff;
 }
 
-static CPUReadMemoryFunc * const lance_mem_read[3] = {
-    NULL,
-    lance_mem_readw,
-    NULL,
-};
-
-static CPUWriteMemoryFunc * const lance_mem_write[3] = {
-    NULL,
-    lance_mem_writew,
-    NULL,
+static MemoryRegionOps lance_mem_ops = {
+    .read = lance_mem_read,
+    .write = lance_mem_write,
+    .endianness = DEVICE_NATIVE_ENDIAN,
+    .valid = {
+        .min_access_size = 2,
+        .max_access_size = 2,
+    },
 };
 
 static void lance_cleanup(VLANClientState *nc)
@@ -117,13 +116,11 @@ static int lance_init(SysBusDevice *dev)
     SysBusPCNetState *d = FROM_SYSBUS(SysBusPCNetState, dev);
     PCNetState *s = &d->state;
 
-    s->mmio_index =
-        cpu_register_io_memory(lance_mem_read, lance_mem_write, d,
-                               DEVICE_NATIVE_ENDIAN);
+    memory_region_init_io(&s->mmio, &lance_mem_ops, s, "lance-mmio", 4);
 
     qdev_init_gpio_in(&dev->qdev, parent_lance_reset, 1);
 
-    sysbus_init_mmio(dev, 4, s->mmio_index);
+    sysbus_init_mmio_region(dev, &s->mmio);
 
     sysbus_init_irq(dev, &s->irq);
 
diff --git a/hw/pcnet-pci.c b/hw/pcnet-pci.c
index 216cf81..fad0722 100644
--- a/hw/pcnet-pci.c
+++ b/hw/pcnet-pci.c
@@ -46,6 +46,7 @@
 typedef struct {
     PCIDevice pci_dev;
     PCNetState state;
+    MemoryRegion io_bar;
 } PCIPCNetState;
 
 static void pcnet_aprom_writeb(void *opaque, uint32_t addr, uint32_t val)
@@ -69,25 +70,41 @@ static uint32_t pcnet_aprom_readb(void *opaque, uint32_t addr)
     return val;
 }
 
-static void pcnet_ioport_map(PCIDevice *pci_dev, int region_num,
-                             pcibus_t addr, pcibus_t size, int type)
+static uint64_t pcnet_ioport_read(void *opaque, target_phys_addr_t addr,
+                                  unsigned size)
 {
-    PCNetState *d = &DO_UPCAST(PCIPCNetState, pci_dev, pci_dev)->state;
+    PCNetState *d = opaque;
 
-#ifdef PCNET_DEBUG_IO
-    printf("pcnet_ioport_map addr=0x%04"FMT_PCIBUS" size=0x%04"FMT_PCIBUS"\n",
-           addr, size);
-#endif
+    if (addr < 16 && size == 1) {
+        return pcnet_aprom_readb(d, addr);
+    } else if (addr >= 0x10 && addr < 0x20 && size == 2) {
+        return pcnet_ioport_readw(d, addr);
+    } else if (addr >= 0x10 && addr < 0x20 && size == 4) {
+        return pcnet_ioport_readl(d, addr);
+    }
+    return ((uint64_t)1 << (size * 8)) - 1;
+}
 
-    register_ioport_write(addr, 16, 1, pcnet_aprom_writeb, d);
-    register_ioport_read(addr, 16, 1, pcnet_aprom_readb, d);
+static void pcnet_ioport_write(void *opaque, target_phys_addr_t addr,
+                               uint64_t data, unsigned size)
+{
+    PCNetState *d = opaque;
 
-    register_ioport_write(addr + 0x10, 0x10, 2, pcnet_ioport_writew, d);
-    register_ioport_read(addr + 0x10, 0x10, 2, pcnet_ioport_readw, d);
-    register_ioport_write(addr + 0x10, 0x10, 4, pcnet_ioport_writel, d);
-    register_ioport_read(addr + 0x10, 0x10, 4, pcnet_ioport_readl, d);
+    if (addr < 16 && size == 1) {
+        return pcnet_aprom_writeb(d, addr, data);
+    } else if (addr >= 0x10 && addr < 0x20 && size == 2) {
+        return pcnet_ioport_writew(d, addr, data);
+    } else if (addr >= 0x10 && addr < 0x20 && size == 4) {
+        return pcnet_ioport_writel(d, addr, data);
+    }
 }
 
+static MemoryRegionOps pcnet_io_ops = {
+    .read = pcnet_ioport_read,
+    .write = pcnet_ioport_write,
+    .endianness = DEVICE_NATIVE_ENDIAN,
+};
+
 static void pcnet_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
 {
     PCNetState *d = opaque;
@@ -188,6 +205,32 @@ static uint32_t pcnet_mmio_readl(void *opaque, target_phys_addr_t addr)
     return val;
 }
 
+static uint64_t pcnet_mmio_read(void *opaque, target_phys_addr_t addr,
+                                unsigned size)
+{
+    PCNetState *d = opaque;
+
+    switch (size) {
+    case 1: return pcnet_mmio_readb(d, addr);
+    case 2: return pcnet_mmio_readw(d, addr);
+    case 4: return pcnet_mmio_readl(d, addr);
+    default: abort();
+    };
+}
+
+static void pcnet_mmio_write(void *opaque, target_phys_addr_t addr,
+                             uint64_t data, unsigned size)
+{
+    PCNetState *d = opaque;
+
+    switch (size) {
+    case 1: return pcnet_mmio_writeb(d, addr, data);
+    case 2: return pcnet_mmio_writew(d, addr, data);
+    case 4: return pcnet_mmio_writel(d, addr, data);
+    default: abort();
+    };
+}
+
 static const VMStateDescription vmstate_pci_pcnet = {
     .name = "pcnet",
     .version_id = 3,
@@ -202,16 +245,10 @@ static const VMStateDescription vmstate_pci_pcnet = {
 
 /* PCI interface */
 
-static CPUWriteMemoryFunc * const pcnet_mmio_write[] = {
-    &pcnet_mmio_writeb,
-    &pcnet_mmio_writew,
-    &pcnet_mmio_writel
-};
-
-static CPUReadMemoryFunc * const pcnet_mmio_read[] = {
-    &pcnet_mmio_readb,
-    &pcnet_mmio_readw,
-    &pcnet_mmio_readl
+static MemoryRegionOps pcnet_mmio_ops = {
+    .read = pcnet_mmio_read,
+    .write = pcnet_mmio_write,
+    .endianness = DEVICE_NATIVE_ENDIAN,
 };
 
 static void pci_physical_memory_write(void *dma_opaque, target_phys_addr_t addr,
@@ -237,7 +274,8 @@ static int pci_pcnet_uninit(PCIDevice *dev)
 {
     PCIPCNetState *d = DO_UPCAST(PCIPCNetState, pci_dev, dev);
 
-    cpu_unregister_io_memory(d->state.mmio_index);
+    memory_region_destroy(&d->state.mmio);
+    memory_region_destroy(&d->io_bar);
     qemu_del_timer(d->state.poll_timer);
     qemu_free_timer(d->state.poll_timer);
     qemu_del_vlan_client(&d->state.nic->nc);
@@ -276,14 +314,14 @@ static int pci_pcnet_init(PCIDevice *pci_dev)
     pci_conf[PCI_MAX_LAT] = 0xff;
 
     /* Handler for memory-mapped I/O */
-    s->mmio_index =
-      cpu_register_io_memory(pcnet_mmio_read, pcnet_mmio_write, &d->state,
-                             DEVICE_NATIVE_ENDIAN);
+    memory_region_init_io(&d->state.mmio, &pcnet_mmio_ops, d, "pcnet-mmio",
+                          PCNET_PNPMMIO_SIZE);
 
-    pci_register_bar(pci_dev, 0, PCNET_IOPORT_SIZE,
-                           PCI_BASE_ADDRESS_SPACE_IO, pcnet_ioport_map);
+    memory_region_init_io(&d->io_bar, &pcnet_io_ops, d, "pcnet-io",
+                          PCNET_IOPORT_SIZE);
+    pci_register_bar_region(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->io_bar);
 
-    pci_register_bar_simple(pci_dev, 1, PCNET_PNPMMIO_SIZE, 0, s->mmio_index);
+    pci_register_bar_region(pci_dev, 1, 0, &s->mmio);
 
     s->irq = pci_dev->irq[0];
     s->phys_mem_read = pci_physical_memory_read;
diff --git a/hw/pcnet.h b/hw/pcnet.h
index 534bdf9..7e1c685 100644
--- a/hw/pcnet.h
+++ b/hw/pcnet.h
@@ -4,6 +4,7 @@
 #define PCNET_LOOPTEST_CRC	1
 #define PCNET_LOOPTEST_NOCRC	2
 
+#include "memory.h"
 
 typedef struct PCNetState_st PCNetState;
 
@@ -17,7 +18,8 @@ struct PCNetState_st {
     uint16_t csr[128];
     uint16_t bcr[32];
     uint64_t timer;
-    int mmio_index, xmit_pos;
+    MemoryRegion mmio;
+    int xmit_pos;
     uint8_t buffer[4096];
     int tx_busy;
     qemu_irq irq;
-- 
1.7.5.3


WARNING: multiple messages have this Message-ID (diff)
From: Avi Kivity <avi@redhat.com>
To: qemu-devel@nongnu.org
Cc: kvm@vger.kernel.org
Subject: [Qemu-devel] [RFC v3 44/56] pcnet: convert to memory API
Date: Sun, 10 Jul 2011 21:14:57 +0300	[thread overview]
Message-ID: <1310321709-30770-45-git-send-email-avi@redhat.com> (raw)
In-Reply-To: <1310321709-30770-1-git-send-email-avi@redhat.com>

Also related chips.

Signed-off-by: Avi Kivity <avi@redhat.com>
---
 hw/lance.c     |   31 ++++++++----------
 hw/pcnet-pci.c |   98 ++++++++++++++++++++++++++++++++++++++-----------------
 hw/pcnet.h     |    4 ++-
 3 files changed, 85 insertions(+), 48 deletions(-)

diff --git a/hw/lance.c b/hw/lance.c
index ddb1cbb..1c81cd3 100644
--- a/hw/lance.c
+++ b/hw/lance.c
@@ -55,8 +55,8 @@ static void parent_lance_reset(void *opaque, int irq, int level)
         pcnet_h_reset(&d->state);
 }
 
-static void lance_mem_writew(void *opaque, target_phys_addr_t addr,
-                             uint32_t val)
+static void lance_mem_write(void *opaque, target_phys_addr_t addr,
+                            uint64_t val, unsigned size)
 {
     SysBusPCNetState *d = opaque;
 
@@ -64,7 +64,8 @@ static void lance_mem_writew(void *opaque, target_phys_addr_t addr,
     pcnet_ioport_writew(&d->state, addr, val & 0xffff);
 }
 
-static uint32_t lance_mem_readw(void *opaque, target_phys_addr_t addr)
+static uint64_t lance_mem_read(void *opaque, target_phys_addr_t addr,
+                               unsigned size)
 {
     SysBusPCNetState *d = opaque;
     uint32_t val;
@@ -74,16 +75,14 @@ static uint32_t lance_mem_readw(void *opaque, target_phys_addr_t addr)
     return val & 0xffff;
 }
 
-static CPUReadMemoryFunc * const lance_mem_read[3] = {
-    NULL,
-    lance_mem_readw,
-    NULL,
-};
-
-static CPUWriteMemoryFunc * const lance_mem_write[3] = {
-    NULL,
-    lance_mem_writew,
-    NULL,
+static MemoryRegionOps lance_mem_ops = {
+    .read = lance_mem_read,
+    .write = lance_mem_write,
+    .endianness = DEVICE_NATIVE_ENDIAN,
+    .valid = {
+        .min_access_size = 2,
+        .max_access_size = 2,
+    },
 };
 
 static void lance_cleanup(VLANClientState *nc)
@@ -117,13 +116,11 @@ static int lance_init(SysBusDevice *dev)
     SysBusPCNetState *d = FROM_SYSBUS(SysBusPCNetState, dev);
     PCNetState *s = &d->state;
 
-    s->mmio_index =
-        cpu_register_io_memory(lance_mem_read, lance_mem_write, d,
-                               DEVICE_NATIVE_ENDIAN);
+    memory_region_init_io(&s->mmio, &lance_mem_ops, s, "lance-mmio", 4);
 
     qdev_init_gpio_in(&dev->qdev, parent_lance_reset, 1);
 
-    sysbus_init_mmio(dev, 4, s->mmio_index);
+    sysbus_init_mmio_region(dev, &s->mmio);
 
     sysbus_init_irq(dev, &s->irq);
 
diff --git a/hw/pcnet-pci.c b/hw/pcnet-pci.c
index 216cf81..fad0722 100644
--- a/hw/pcnet-pci.c
+++ b/hw/pcnet-pci.c
@@ -46,6 +46,7 @@
 typedef struct {
     PCIDevice pci_dev;
     PCNetState state;
+    MemoryRegion io_bar;
 } PCIPCNetState;
 
 static void pcnet_aprom_writeb(void *opaque, uint32_t addr, uint32_t val)
@@ -69,25 +70,41 @@ static uint32_t pcnet_aprom_readb(void *opaque, uint32_t addr)
     return val;
 }
 
-static void pcnet_ioport_map(PCIDevice *pci_dev, int region_num,
-                             pcibus_t addr, pcibus_t size, int type)
+static uint64_t pcnet_ioport_read(void *opaque, target_phys_addr_t addr,
+                                  unsigned size)
 {
-    PCNetState *d = &DO_UPCAST(PCIPCNetState, pci_dev, pci_dev)->state;
+    PCNetState *d = opaque;
 
-#ifdef PCNET_DEBUG_IO
-    printf("pcnet_ioport_map addr=0x%04"FMT_PCIBUS" size=0x%04"FMT_PCIBUS"\n",
-           addr, size);
-#endif
+    if (addr < 16 && size == 1) {
+        return pcnet_aprom_readb(d, addr);
+    } else if (addr >= 0x10 && addr < 0x20 && size == 2) {
+        return pcnet_ioport_readw(d, addr);
+    } else if (addr >= 0x10 && addr < 0x20 && size == 4) {
+        return pcnet_ioport_readl(d, addr);
+    }
+    return ((uint64_t)1 << (size * 8)) - 1;
+}
 
-    register_ioport_write(addr, 16, 1, pcnet_aprom_writeb, d);
-    register_ioport_read(addr, 16, 1, pcnet_aprom_readb, d);
+static void pcnet_ioport_write(void *opaque, target_phys_addr_t addr,
+                               uint64_t data, unsigned size)
+{
+    PCNetState *d = opaque;
 
-    register_ioport_write(addr + 0x10, 0x10, 2, pcnet_ioport_writew, d);
-    register_ioport_read(addr + 0x10, 0x10, 2, pcnet_ioport_readw, d);
-    register_ioport_write(addr + 0x10, 0x10, 4, pcnet_ioport_writel, d);
-    register_ioport_read(addr + 0x10, 0x10, 4, pcnet_ioport_readl, d);
+    if (addr < 16 && size == 1) {
+        return pcnet_aprom_writeb(d, addr, data);
+    } else if (addr >= 0x10 && addr < 0x20 && size == 2) {
+        return pcnet_ioport_writew(d, addr, data);
+    } else if (addr >= 0x10 && addr < 0x20 && size == 4) {
+        return pcnet_ioport_writel(d, addr, data);
+    }
 }
 
+static MemoryRegionOps pcnet_io_ops = {
+    .read = pcnet_ioport_read,
+    .write = pcnet_ioport_write,
+    .endianness = DEVICE_NATIVE_ENDIAN,
+};
+
 static void pcnet_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
 {
     PCNetState *d = opaque;
@@ -188,6 +205,32 @@ static uint32_t pcnet_mmio_readl(void *opaque, target_phys_addr_t addr)
     return val;
 }
 
+static uint64_t pcnet_mmio_read(void *opaque, target_phys_addr_t addr,
+                                unsigned size)
+{
+    PCNetState *d = opaque;
+
+    switch (size) {
+    case 1: return pcnet_mmio_readb(d, addr);
+    case 2: return pcnet_mmio_readw(d, addr);
+    case 4: return pcnet_mmio_readl(d, addr);
+    default: abort();
+    };
+}
+
+static void pcnet_mmio_write(void *opaque, target_phys_addr_t addr,
+                             uint64_t data, unsigned size)
+{
+    PCNetState *d = opaque;
+
+    switch (size) {
+    case 1: return pcnet_mmio_writeb(d, addr, data);
+    case 2: return pcnet_mmio_writew(d, addr, data);
+    case 4: return pcnet_mmio_writel(d, addr, data);
+    default: abort();
+    };
+}
+
 static const VMStateDescription vmstate_pci_pcnet = {
     .name = "pcnet",
     .version_id = 3,
@@ -202,16 +245,10 @@ static const VMStateDescription vmstate_pci_pcnet = {
 
 /* PCI interface */
 
-static CPUWriteMemoryFunc * const pcnet_mmio_write[] = {
-    &pcnet_mmio_writeb,
-    &pcnet_mmio_writew,
-    &pcnet_mmio_writel
-};
-
-static CPUReadMemoryFunc * const pcnet_mmio_read[] = {
-    &pcnet_mmio_readb,
-    &pcnet_mmio_readw,
-    &pcnet_mmio_readl
+static MemoryRegionOps pcnet_mmio_ops = {
+    .read = pcnet_mmio_read,
+    .write = pcnet_mmio_write,
+    .endianness = DEVICE_NATIVE_ENDIAN,
 };
 
 static void pci_physical_memory_write(void *dma_opaque, target_phys_addr_t addr,
@@ -237,7 +274,8 @@ static int pci_pcnet_uninit(PCIDevice *dev)
 {
     PCIPCNetState *d = DO_UPCAST(PCIPCNetState, pci_dev, dev);
 
-    cpu_unregister_io_memory(d->state.mmio_index);
+    memory_region_destroy(&d->state.mmio);
+    memory_region_destroy(&d->io_bar);
     qemu_del_timer(d->state.poll_timer);
     qemu_free_timer(d->state.poll_timer);
     qemu_del_vlan_client(&d->state.nic->nc);
@@ -276,14 +314,14 @@ static int pci_pcnet_init(PCIDevice *pci_dev)
     pci_conf[PCI_MAX_LAT] = 0xff;
 
     /* Handler for memory-mapped I/O */
-    s->mmio_index =
-      cpu_register_io_memory(pcnet_mmio_read, pcnet_mmio_write, &d->state,
-                             DEVICE_NATIVE_ENDIAN);
+    memory_region_init_io(&d->state.mmio, &pcnet_mmio_ops, d, "pcnet-mmio",
+                          PCNET_PNPMMIO_SIZE);
 
-    pci_register_bar(pci_dev, 0, PCNET_IOPORT_SIZE,
-                           PCI_BASE_ADDRESS_SPACE_IO, pcnet_ioport_map);
+    memory_region_init_io(&d->io_bar, &pcnet_io_ops, d, "pcnet-io",
+                          PCNET_IOPORT_SIZE);
+    pci_register_bar_region(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->io_bar);
 
-    pci_register_bar_simple(pci_dev, 1, PCNET_PNPMMIO_SIZE, 0, s->mmio_index);
+    pci_register_bar_region(pci_dev, 1, 0, &s->mmio);
 
     s->irq = pci_dev->irq[0];
     s->phys_mem_read = pci_physical_memory_read;
diff --git a/hw/pcnet.h b/hw/pcnet.h
index 534bdf9..7e1c685 100644
--- a/hw/pcnet.h
+++ b/hw/pcnet.h
@@ -4,6 +4,7 @@
 #define PCNET_LOOPTEST_CRC	1
 #define PCNET_LOOPTEST_NOCRC	2
 
+#include "memory.h"
 
 typedef struct PCNetState_st PCNetState;
 
@@ -17,7 +18,8 @@ struct PCNetState_st {
     uint16_t csr[128];
     uint16_t bcr[32];
     uint64_t timer;
-    int mmio_index, xmit_pos;
+    MemoryRegion mmio;
+    int xmit_pos;
     uint8_t buffer[4096];
     int tx_busy;
     qemu_irq irq;
-- 
1.7.5.3

  parent reply	other threads:[~2011-07-10 18:15 UTC|newest]

Thread overview: 131+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2011-07-10 18:14 [RFC v3 00/56] Memory API Avi Kivity
2011-07-10 18:14 ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 01/56] Hierarchical memory region API Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 02/56] memory: implement dirty tracking Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 03/56] memory: merge adjacent segments of a single memory region Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 04/56] Internal interfaces for memory API Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 05/56] memory: abstract address space operations Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 06/56] memory: rename MemoryRegion::has_ram_addr to ::terminates Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 07/56] memory: late initialization of ram_addr Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 08/56] memory: I/O address space support Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 09/56] exec.c: initialize memory map Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 10/56] ioport: register ranges by byte aligned addresses always Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 11/56] pc: grab system_memory Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 12/56] pc: convert pc_memory_init() to memory API Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 13/56] pc: move global memory map out of pc_init1() and into its callers Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 14/56] pci: pass address space to pci bus when created Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 15/56] pci: add MemoryRegion based BAR management API Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 16/56] sysbus: add MemoryRegion based memory " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 17/56] usb-ohci: convert to MemoryRegion Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 18/56] pci: add API to get a BAR's mapped address Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 19/56] vmsvga: don't remember pci BAR address in callback any more Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 20/56] vga: convert vga and its derivatives to the memory API Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 21/56] cirrus: simplify mmio BAR access functions Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 22/56] cirrus: simplify bitblt " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 23/56] cirrus: simplify vga window mmio " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 24/56] vga: " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 25/56] cirrus: simplify linear framebuffer " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 26/56] Integrate I/O memory regions into qemu Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 27/56] exec.c: fix initialization of system I/O memory region Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 28/56] pci: pass I/O address space to new PCI bus Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 29/56] pci: allow I/O BARs to be registered with pci_register_bar_region() Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 30/56] rtl8139: convert to memory API Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-12 22:41   ` Alex Williamson
2011-07-12 22:41     ` [Qemu-devel] " Alex Williamson
2011-07-12 22:47     ` Alex Williamson
2011-07-12 22:47       ` [Qemu-devel] " Alex Williamson
2011-07-13  6:52     ` Avi Kivity
2011-07-13  6:52       ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 31/56] ac97: " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 20:33   ` malc
2011-07-11  1:42     ` Anthony Liguori
2011-07-11  1:42       ` Anthony Liguori
2011-07-11  6:49       ` Avi Kivity
2011-07-11  6:49         ` Avi Kivity
2011-07-11 10:47       ` Avi Kivity
2011-07-11 10:47         ` Avi Kivity
2011-07-11 22:03         ` malc
2011-07-11 22:03           ` malc
2011-07-12  7:14           ` Avi Kivity
2011-07-12  7:14             ` Avi Kivity
2011-07-10 18:14 ` [RFC v3 32/56] e1000: " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 33/56] eepro100: " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 34/56] es1370: " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 35/56] ide: " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 36/56] memory: add ioeventfd support Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 37/56] ivshmem: convert to memory API Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 38/56] virtio-pci: " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 39/56] ahci: " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 40/56] intel-hda: " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 41/56] lsi53c895a: " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 42/56] ppc: " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 43/56] ne2000: " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` Avi Kivity [this message]
2011-07-10 18:14   ` [Qemu-devel] [RFC v3 44/56] pcnet: " Avi Kivity
2011-07-10 18:14 ` [RFC v3 45/56] i6300esb: " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:14 ` [RFC v3 46/56] isa-mmio: concert " Avi Kivity
2011-07-10 18:14   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:15 ` [RFC v3 47/56] sun4u: convert " Avi Kivity
2011-07-10 18:15   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:15 ` [RFC v3 48/56] ehci: " Avi Kivity
2011-07-10 18:15   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:15 ` [RFC v3 49/56] uhci: " Avi Kivity
2011-07-10 18:15   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:15 ` [RFC v3 50/56] xen-platform: " Avi Kivity
2011-07-10 18:15   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:15 ` [RFC v3 51/56] msix: " Avi Kivity
2011-07-10 18:15   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:15 ` [RFC v3 52/56] pci: remove pci_register_bar_simple() Avi Kivity
2011-07-10 18:15   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:15 ` [RFC v3 53/56] pci: convert pci rom to memory API Avi Kivity
2011-07-10 18:15   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:15 ` [RFC v3 54/56] pci: remove pci_register_bar() Avi Kivity
2011-07-10 18:15   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:15 ` [RFC v3 55/56] pci: fold BAR mapping function into its caller Avi Kivity
2011-07-10 18:15   ` [Qemu-devel] " Avi Kivity
2011-07-10 18:15 ` [RFC v3 56/56] pci: rename pci_register_bar_region() to pci_register_bar() Avi Kivity
2011-07-10 18:15   ` [Qemu-devel] " Avi Kivity

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1310321709-30770-45-git-send-email-avi@redhat.com \
    --to=avi@redhat.com \
    --cc=kvm@vger.kernel.org \
    --cc=qemu-devel@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.