All of lore.kernel.org
 help / color / mirror / Atom feed
* [PATCH 1/1] imx25: Fix LCD pixelclock configuration
@ 2015-12-23 20:30 ` Carlos Soto
  0 siblings, 0 replies; 6+ messages in thread
From: Carlos Soto @ 2015-12-23 20:30 UTC (permalink / raw)
  To: Shawn Guo, Sascha Hauer, Michael Turquette, Stephen Boyd,
	linux-arm-kernel, linux-clk
  Cc: linux-kernel, Carlos Soto

Set LCDC base clock (per_7) parent clock to UPLL clock.
This is needed to allow finer resolution in pixelclock

Signed-off-by: Carlos Soto <csotoalonso@gmail.com>
---
 drivers/clk/imx/clk-imx25.c |    6 ++++++
 1 file changed, 6 insertions(+)

diff --git a/drivers/clk/imx/clk-imx25.c b/drivers/clk/imx/clk-imx25.c
index c4c141c..656340e 100644
--- a/drivers/clk/imx/clk-imx25.c
+++ b/drivers/clk/imx/clk-imx25.c
@@ -238,6 +238,12 @@ static int __init __mx25_clocks_init(unsigned long osc_rate,
 	clk_set_parent(clk[per5_sel], clk[ahb]);
 
 	/*
+	 * set LCDC base clock (per 7) to highest possible frequency (UPLL)
+	 * to get best resolution for pixel clock
+	 */
+	clk_set_parent(clk[per7_sel], clk[upll]);
+
+	/*
 	 * Let's initially set up CLKO parent as ipg, since this configuration
 	 * is used on some imx25 board designs to clock the audio codec.
 	 */
-- 
1.7.10.4


^ permalink raw reply related	[flat|nested] 6+ messages in thread

end of thread, other threads:[~2016-02-07 18:59 UTC | newest]

Thread overview: 6+ messages (download: mbox.gz / follow: Atom feed)
-- links below jump to the message on this page --
2015-12-23 20:30 [PATCH 1/1] imx25: Fix LCD pixelclock configuration Carlos Soto
2015-12-23 20:30 ` Carlos Soto
2016-01-28  6:32 ` Shawn Guo
2016-01-28  6:32   ` Shawn Guo
2016-02-07 18:59   ` Carlos Soto
2016-02-07 18:59     ` Carlos Soto

This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.