All of lore.kernel.org
 help / color / mirror / Atom feed
From: Yong Wu <yong.wu@mediatek.com>
To: Joerg Roedel <joro@8bytes.org>,
	Matthias Brugger <matthias.bgg@gmail.com>,
	Rob Herring <robh+dt@kernel.org>, Will Deacon <will@kernel.org>,
	Robin Murphy <robin.murphy@arm.com>
Cc: Krzysztof Kozlowski <krzk@kernel.org>,
	Evan Green <evgreen@chromium.org>, Tomasz Figa <tfiga@google.com>,
	<linux-mediatek@lists.infradead.org>,
	<srv_heupstream@mediatek.com>, <devicetree@vger.kernel.org>,
	<linux-kernel@vger.kernel.org>,
	<linux-arm-kernel@lists.infradead.org>,
	<iommu@lists.linux-foundation.org>, <yong.wu@mediatek.com>,
	<youlin.pei@mediatek.com>,
	Nicolas Boichat <drinkcat@chromium.org>, <anan.sun@mediatek.com>,
	<chao.hao@mediatek.com>
Subject: [PATCH v5 22/27] iommu/mediatek: Support up to 34bit iova in tlb flush
Date: Wed, 9 Dec 2020 16:00:57 +0800	[thread overview]
Message-ID: <20201209080102.26626-23-yong.wu@mediatek.com> (raw)
In-Reply-To: <20201209080102.26626-1-yong.wu@mediatek.com>

If the iova is 34bit, the iova[32][33] is the bit0/1 in the tlb flush
register. Add a new macro for this.

there is a minor change unrelated with this patch. it also use the new
macro.

Signed-off-by: Yong Wu <yong.wu@mediatek.com>
---
 drivers/iommu/mtk_iommu.c | 11 +++++++----
 1 file changed, 7 insertions(+), 4 deletions(-)

diff --git a/drivers/iommu/mtk_iommu.c b/drivers/iommu/mtk_iommu.c
index f206275230b3..164479e1f5c5 100644
--- a/drivers/iommu/mtk_iommu.c
+++ b/drivers/iommu/mtk_iommu.c
@@ -129,6 +129,9 @@ static const struct iommu_ops mtk_iommu_ops;
 
 static int mtk_iommu_hw_init(const struct mtk_iommu_data *data);
 
+#define MTK_IOMMU_ADDR(addr) ({unsigned long _addr = addr; \
+			      (lower_32_bits(_addr) | upper_32_bits(_addr)); })
+
 /*
  * In M4U 4GB mode, the physical address is remapped as below:
  *
@@ -219,8 +222,9 @@ static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size,
 		writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
 			       data->base + data->plat_data->inv_sel_reg);
 
-		writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A);
-		writel_relaxed(iova + size - 1,
+		writel_relaxed(MTK_IOMMU_ADDR(iova),
+			       data->base + REG_MMU_INVLD_START_A);
+		writel_relaxed(MTK_IOMMU_ADDR(iova + size - 1),
 			       data->base + REG_MMU_INVLD_END_A);
 		writel_relaxed(F_MMU_INV_RANGE,
 			       data->base + REG_MMU_INVALIDATE);
@@ -648,8 +652,7 @@ static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_LEGACY_IVRP_PADDR))
 		regval = (data->protect_base >> 1) | (data->enable_4GB << 31);
 	else
-		regval = lower_32_bits(data->protect_base) |
-			 upper_32_bits(data->protect_base);
+		regval = MTK_IOMMU_ADDR(data->protect_base);
 	writel_relaxed(regval, data->base + REG_MMU_IVRP_PADDR);
 
 	if (data->enable_4GB &&
-- 
2.18.0


WARNING: multiple messages have this Message-ID (diff)
From: Yong Wu <yong.wu@mediatek.com>
To: Joerg Roedel <joro@8bytes.org>,
	Matthias Brugger <matthias.bgg@gmail.com>,
	 Rob Herring <robh+dt@kernel.org>, Will Deacon <will@kernel.org>,
	Robin Murphy <robin.murphy@arm.com>
Cc: youlin.pei@mediatek.com, devicetree@vger.kernel.org,
	Nicolas Boichat <drinkcat@chromium.org>,
	srv_heupstream@mediatek.com, chao.hao@mediatek.com,
	linux-kernel@vger.kernel.org, Evan Green <evgreen@chromium.org>,
	Tomasz Figa <tfiga@google.com>,
	iommu@lists.linux-foundation.org,
	linux-mediatek@lists.infradead.org,
	Krzysztof Kozlowski <krzk@kernel.org>,
	anan.sun@mediatek.com, linux-arm-kernel@lists.infradead.org
Subject: [PATCH v5 22/27] iommu/mediatek: Support up to 34bit iova in tlb flush
Date: Wed, 9 Dec 2020 16:00:57 +0800	[thread overview]
Message-ID: <20201209080102.26626-23-yong.wu@mediatek.com> (raw)
In-Reply-To: <20201209080102.26626-1-yong.wu@mediatek.com>

If the iova is 34bit, the iova[32][33] is the bit0/1 in the tlb flush
register. Add a new macro for this.

there is a minor change unrelated with this patch. it also use the new
macro.

Signed-off-by: Yong Wu <yong.wu@mediatek.com>
---
 drivers/iommu/mtk_iommu.c | 11 +++++++----
 1 file changed, 7 insertions(+), 4 deletions(-)

diff --git a/drivers/iommu/mtk_iommu.c b/drivers/iommu/mtk_iommu.c
index f206275230b3..164479e1f5c5 100644
--- a/drivers/iommu/mtk_iommu.c
+++ b/drivers/iommu/mtk_iommu.c
@@ -129,6 +129,9 @@ static const struct iommu_ops mtk_iommu_ops;
 
 static int mtk_iommu_hw_init(const struct mtk_iommu_data *data);
 
+#define MTK_IOMMU_ADDR(addr) ({unsigned long _addr = addr; \
+			      (lower_32_bits(_addr) | upper_32_bits(_addr)); })
+
 /*
  * In M4U 4GB mode, the physical address is remapped as below:
  *
@@ -219,8 +222,9 @@ static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size,
 		writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
 			       data->base + data->plat_data->inv_sel_reg);
 
-		writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A);
-		writel_relaxed(iova + size - 1,
+		writel_relaxed(MTK_IOMMU_ADDR(iova),
+			       data->base + REG_MMU_INVLD_START_A);
+		writel_relaxed(MTK_IOMMU_ADDR(iova + size - 1),
 			       data->base + REG_MMU_INVLD_END_A);
 		writel_relaxed(F_MMU_INV_RANGE,
 			       data->base + REG_MMU_INVALIDATE);
@@ -648,8 +652,7 @@ static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_LEGACY_IVRP_PADDR))
 		regval = (data->protect_base >> 1) | (data->enable_4GB << 31);
 	else
-		regval = lower_32_bits(data->protect_base) |
-			 upper_32_bits(data->protect_base);
+		regval = MTK_IOMMU_ADDR(data->protect_base);
 	writel_relaxed(regval, data->base + REG_MMU_IVRP_PADDR);
 
 	if (data->enable_4GB &&
-- 
2.18.0

_______________________________________________
iommu mailing list
iommu@lists.linux-foundation.org
https://lists.linuxfoundation.org/mailman/listinfo/iommu

WARNING: multiple messages have this Message-ID (diff)
From: Yong Wu <yong.wu@mediatek.com>
To: Joerg Roedel <joro@8bytes.org>,
	Matthias Brugger <matthias.bgg@gmail.com>,
	 Rob Herring <robh+dt@kernel.org>, Will Deacon <will@kernel.org>,
	Robin Murphy <robin.murphy@arm.com>
Cc: youlin.pei@mediatek.com, devicetree@vger.kernel.org,
	Nicolas Boichat <drinkcat@chromium.org>,
	srv_heupstream@mediatek.com, chao.hao@mediatek.com,
	linux-kernel@vger.kernel.org, Evan Green <evgreen@chromium.org>,
	yong.wu@mediatek.com, Tomasz Figa <tfiga@google.com>,
	iommu@lists.linux-foundation.org,
	linux-mediatek@lists.infradead.org,
	Krzysztof Kozlowski <krzk@kernel.org>,
	anan.sun@mediatek.com, linux-arm-kernel@lists.infradead.org
Subject: [PATCH v5 22/27] iommu/mediatek: Support up to 34bit iova in tlb flush
Date: Wed, 9 Dec 2020 16:00:57 +0800	[thread overview]
Message-ID: <20201209080102.26626-23-yong.wu@mediatek.com> (raw)
In-Reply-To: <20201209080102.26626-1-yong.wu@mediatek.com>

If the iova is 34bit, the iova[32][33] is the bit0/1 in the tlb flush
register. Add a new macro for this.

there is a minor change unrelated with this patch. it also use the new
macro.

Signed-off-by: Yong Wu <yong.wu@mediatek.com>
---
 drivers/iommu/mtk_iommu.c | 11 +++++++----
 1 file changed, 7 insertions(+), 4 deletions(-)

diff --git a/drivers/iommu/mtk_iommu.c b/drivers/iommu/mtk_iommu.c
index f206275230b3..164479e1f5c5 100644
--- a/drivers/iommu/mtk_iommu.c
+++ b/drivers/iommu/mtk_iommu.c
@@ -129,6 +129,9 @@ static const struct iommu_ops mtk_iommu_ops;
 
 static int mtk_iommu_hw_init(const struct mtk_iommu_data *data);
 
+#define MTK_IOMMU_ADDR(addr) ({unsigned long _addr = addr; \
+			      (lower_32_bits(_addr) | upper_32_bits(_addr)); })
+
 /*
  * In M4U 4GB mode, the physical address is remapped as below:
  *
@@ -219,8 +222,9 @@ static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size,
 		writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
 			       data->base + data->plat_data->inv_sel_reg);
 
-		writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A);
-		writel_relaxed(iova + size - 1,
+		writel_relaxed(MTK_IOMMU_ADDR(iova),
+			       data->base + REG_MMU_INVLD_START_A);
+		writel_relaxed(MTK_IOMMU_ADDR(iova + size - 1),
 			       data->base + REG_MMU_INVLD_END_A);
 		writel_relaxed(F_MMU_INV_RANGE,
 			       data->base + REG_MMU_INVALIDATE);
@@ -648,8 +652,7 @@ static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_LEGACY_IVRP_PADDR))
 		regval = (data->protect_base >> 1) | (data->enable_4GB << 31);
 	else
-		regval = lower_32_bits(data->protect_base) |
-			 upper_32_bits(data->protect_base);
+		regval = MTK_IOMMU_ADDR(data->protect_base);
 	writel_relaxed(regval, data->base + REG_MMU_IVRP_PADDR);
 
 	if (data->enable_4GB &&
-- 
2.18.0
_______________________________________________
Linux-mediatek mailing list
Linux-mediatek@lists.infradead.org
http://lists.infradead.org/mailman/listinfo/linux-mediatek

WARNING: multiple messages have this Message-ID (diff)
From: Yong Wu <yong.wu@mediatek.com>
To: Joerg Roedel <joro@8bytes.org>,
	Matthias Brugger <matthias.bgg@gmail.com>,
	 Rob Herring <robh+dt@kernel.org>, Will Deacon <will@kernel.org>,
	Robin Murphy <robin.murphy@arm.com>
Cc: youlin.pei@mediatek.com, devicetree@vger.kernel.org,
	Nicolas Boichat <drinkcat@chromium.org>,
	srv_heupstream@mediatek.com, chao.hao@mediatek.com,
	linux-kernel@vger.kernel.org, Evan Green <evgreen@chromium.org>,
	yong.wu@mediatek.com, Tomasz Figa <tfiga@google.com>,
	iommu@lists.linux-foundation.org,
	linux-mediatek@lists.infradead.org,
	Krzysztof Kozlowski <krzk@kernel.org>,
	anan.sun@mediatek.com, linux-arm-kernel@lists.infradead.org
Subject: [PATCH v5 22/27] iommu/mediatek: Support up to 34bit iova in tlb flush
Date: Wed, 9 Dec 2020 16:00:57 +0800	[thread overview]
Message-ID: <20201209080102.26626-23-yong.wu@mediatek.com> (raw)
In-Reply-To: <20201209080102.26626-1-yong.wu@mediatek.com>

If the iova is 34bit, the iova[32][33] is the bit0/1 in the tlb flush
register. Add a new macro for this.

there is a minor change unrelated with this patch. it also use the new
macro.

Signed-off-by: Yong Wu <yong.wu@mediatek.com>
---
 drivers/iommu/mtk_iommu.c | 11 +++++++----
 1 file changed, 7 insertions(+), 4 deletions(-)

diff --git a/drivers/iommu/mtk_iommu.c b/drivers/iommu/mtk_iommu.c
index f206275230b3..164479e1f5c5 100644
--- a/drivers/iommu/mtk_iommu.c
+++ b/drivers/iommu/mtk_iommu.c
@@ -129,6 +129,9 @@ static const struct iommu_ops mtk_iommu_ops;
 
 static int mtk_iommu_hw_init(const struct mtk_iommu_data *data);
 
+#define MTK_IOMMU_ADDR(addr) ({unsigned long _addr = addr; \
+			      (lower_32_bits(_addr) | upper_32_bits(_addr)); })
+
 /*
  * In M4U 4GB mode, the physical address is remapped as below:
  *
@@ -219,8 +222,9 @@ static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size,
 		writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
 			       data->base + data->plat_data->inv_sel_reg);
 
-		writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A);
-		writel_relaxed(iova + size - 1,
+		writel_relaxed(MTK_IOMMU_ADDR(iova),
+			       data->base + REG_MMU_INVLD_START_A);
+		writel_relaxed(MTK_IOMMU_ADDR(iova + size - 1),
 			       data->base + REG_MMU_INVLD_END_A);
 		writel_relaxed(F_MMU_INV_RANGE,
 			       data->base + REG_MMU_INVALIDATE);
@@ -648,8 +652,7 @@ static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_LEGACY_IVRP_PADDR))
 		regval = (data->protect_base >> 1) | (data->enable_4GB << 31);
 	else
-		regval = lower_32_bits(data->protect_base) |
-			 upper_32_bits(data->protect_base);
+		regval = MTK_IOMMU_ADDR(data->protect_base);
 	writel_relaxed(regval, data->base + REG_MMU_IVRP_PADDR);
 
 	if (data->enable_4GB &&
-- 
2.18.0
_______________________________________________
linux-arm-kernel mailing list
linux-arm-kernel@lists.infradead.org
http://lists.infradead.org/mailman/listinfo/linux-arm-kernel

  parent reply	other threads:[~2020-12-09  8:06 UTC|newest]

Thread overview: 226+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2020-12-09  8:00 [PATCH v5 00/27] MT8192 IOMMU support Yong Wu
2020-12-09  8:00 ` Yong Wu
2020-12-09  8:00 ` Yong Wu
2020-12-09  8:00 ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 01/27] dt-bindings: iommu: mediatek: Convert IOMMU to DT schema Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 02/27] dt-bindings: memory: mediatek: Add a common larb-port header file Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 03/27] dt-bindings: memory: mediatek: Extend LARB_NR_MAX to 32 Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 04/27] dt-bindings: memory: mediatek: Add domain definition Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-23  8:15   ` Tomasz Figa
2020-12-23  8:15     ` Tomasz Figa
2020-12-23  8:15     ` Tomasz Figa
2020-12-23  8:15     ` Tomasz Figa
2020-12-24 11:26     ` Yong Wu
2020-12-24 11:26       ` Yong Wu
2020-12-24 11:26       ` Yong Wu
2020-12-24 11:26       ` Yong Wu
2021-01-13  5:22       ` Tomasz Figa
2021-01-13  5:22         ` Tomasz Figa
2021-01-13  5:22         ` Tomasz Figa
2021-01-13  5:22         ` Tomasz Figa
2020-12-09  8:00 ` [PATCH v5 05/27] dt-bindings: memory: mediatek: Rename header guard for SMI header file Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09 12:12   ` Krzysztof Kozlowski
2020-12-09 12:12     ` Krzysztof Kozlowski
2020-12-09 12:12     ` Krzysztof Kozlowski
2020-12-09 12:12     ` Krzysztof Kozlowski
2020-12-11  3:26   ` Rob Herring
2020-12-11  3:26     ` Rob Herring
2020-12-11  3:26     ` Rob Herring
2020-12-11  3:26     ` Rob Herring
2020-12-09  8:00 ` [PATCH v5 06/27] dt-bindings: mediatek: Add binding for mt8192 IOMMU Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09 12:13   ` Krzysztof Kozlowski
2020-12-09 12:13     ` Krzysztof Kozlowski
2020-12-09 12:13     ` Krzysztof Kozlowski
2020-12-09 12:13     ` Krzysztof Kozlowski
2020-12-23  8:18   ` Tomasz Figa
2020-12-23  8:18     ` Tomasz Figa
2020-12-23  8:18     ` Tomasz Figa
2020-12-23  8:18     ` Tomasz Figa
2020-12-24 11:35     ` Yong Wu
2020-12-24 11:35       ` Yong Wu
2020-12-24 11:35       ` Yong Wu
2020-12-24 11:35       ` Yong Wu
2021-01-13  5:30       ` Tomasz Figa
2021-01-13  5:30         ` Tomasz Figa
2021-01-13  5:30         ` Tomasz Figa
2021-01-13  5:30         ` Tomasz Figa
2021-01-13  6:45         ` Yong Wu
2021-01-13  6:45           ` Yong Wu
2021-01-13  6:45           ` Yong Wu
2021-01-13  6:45           ` Yong Wu
2021-01-20  4:15           ` Tomasz Figa
2021-01-20  4:15             ` Tomasz Figa
2021-01-20  4:15             ` Tomasz Figa
2021-01-20  4:15             ` Tomasz Figa
2021-01-20  7:07             ` Yong Wu
2021-01-20  7:07               ` Yong Wu
2021-01-20  7:07               ` Yong Wu
2021-01-20  7:07               ` Yong Wu
2021-01-25  4:18               ` Tomasz Figa
2021-01-25  4:18                 ` Tomasz Figa
2021-01-25  4:18                 ` Tomasz Figa
2021-01-25  4:18                 ` Tomasz Figa
2021-01-25  7:33                 ` Yong Wu
2021-01-25  7:33                   ` Yong Wu
2021-01-25  7:33                   ` Yong Wu
2021-01-25  7:33                   ` Yong Wu
2021-01-29 11:45                   ` Tomasz Figa
2021-01-29 11:45                     ` Tomasz Figa
2021-01-29 11:45                     ` Tomasz Figa
2021-02-01  5:36                     ` Yong Wu
2021-02-01  5:36                       ` Yong Wu
2021-02-01  5:36                       ` Yong Wu
2021-02-01  5:36                       ` Yong Wu
2021-02-01 10:44                     ` Robin Murphy
2021-02-01 10:44                       ` Robin Murphy
2021-02-01 10:44                       ` Robin Murphy
2021-02-01 10:44                       ` Robin Murphy
2021-02-09 11:05                       ` Tomasz Figa
2021-02-09 11:05                         ` Tomasz Figa
2021-02-09 11:05                         ` Tomasz Figa
2020-12-09  8:00 ` [PATCH v5 07/27] iommu/mediatek: Use the common mtk-smi-larb-port.h Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 08/27] iommu/io-pgtable-arm-v7s: Use ias to check the valid iova in unmap Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 09/27] iommu/io-pgtable-arm-v7s: Extend PA34 for MediaTek Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-23  8:20   ` Tomasz Figa
2020-12-23  8:20     ` Tomasz Figa
2020-12-23  8:20     ` Tomasz Figa
2020-12-23  8:20     ` Tomasz Figa
2020-12-29 11:17     ` Yong Wu
2020-12-29 11:17       ` Yong Wu
2020-12-29 11:17       ` Yong Wu
2020-12-29 11:17       ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 10/27] iommu/io-pgtable-arm-v7s: Clarify LVL_SHIFT/BITS macro Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 11/27] iommu/io-pgtable-arm-v7s: Add cfg as a param in some macros Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 12/27] iommu/io-pgtable-arm-v7s: Quad lvl1 pgtable for MediaTek Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 13/27] iommu/mediatek: Add a flag for iova_34 bit case Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 14/27] iommu/mediatek: Move hw_init into attach_device Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 15/27] iommu/mediatek: Add fail handle for sysfs_add and device_register Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-23  8:25   ` Tomasz Figa
2020-12-23  8:25     ` Tomasz Figa
2020-12-23  8:25     ` Tomasz Figa
2020-12-23  8:25     ` Tomasz Figa
2020-12-29 11:00     ` Yong Wu
2020-12-29 11:00       ` Yong Wu
2020-12-29 11:00       ` Yong Wu
2020-12-29 11:00       ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 16/27] iommu/mediatek: Add device link for smi-common and m4u Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-23  8:29   ` Tomasz Figa
2020-12-23  8:29     ` Tomasz Figa
2020-12-23  8:29     ` Tomasz Figa
2020-12-23  8:29     ` Tomasz Figa
2020-12-29 11:25     ` Yong Wu
2020-12-29 11:25       ` Yong Wu
2020-12-29 11:25       ` Yong Wu
2020-12-29 11:25       ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 17/27] iommu/mediatek: Add pm runtime callback Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-23  8:32   ` Tomasz Figa
2020-12-23  8:32     ` Tomasz Figa
2020-12-23  8:32     ` Tomasz Figa
2020-12-23  8:32     ` Tomasz Figa
2020-12-29 11:06     ` Yong Wu
2020-12-29 11:06       ` Yong Wu
2020-12-29 11:06       ` Yong Wu
2020-12-29 11:06       ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 18/27] iommu/mediatek: Add power-domain operation Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-23  8:36   ` Tomasz Figa
2020-12-23  8:36     ` Tomasz Figa
2020-12-23  8:36     ` Tomasz Figa
2020-12-23  8:36     ` Tomasz Figa
2020-12-29 11:06     ` Yong Wu
2020-12-29 11:06       ` Yong Wu
2020-12-29 11:06       ` Yong Wu
2020-12-29 11:06       ` Yong Wu
2021-01-08  9:54       ` Tomasz Figa
2021-01-08  9:54         ` Tomasz Figa
2021-01-08  9:54         ` Tomasz Figa
2021-01-08  9:54         ` Tomasz Figa
2020-12-09  8:00 ` [PATCH v5 19/27] iommu/mediatek: Add iova reserved function Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 20/27] iommu/mediatek: Add single domain Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 21/27] iommu/mediatek: Support master use iova over 32bit Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` Yong Wu [this message]
2020-12-09  8:00   ` [PATCH v5 22/27] iommu/mediatek: Support up to 34bit iova in tlb flush Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 23/27] iommu/mediatek: Support report iova 34bit translation fault in ISR Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00 ` [PATCH v5 24/27] iommu/mediatek: Add support for multi domain Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:00   ` Yong Wu
2020-12-09  8:01 ` [PATCH v5 25/27] iommu/mediatek: Adjust the structure Yong Wu
2020-12-09  8:01   ` Yong Wu
2020-12-09  8:01   ` Yong Wu
2020-12-09  8:01   ` Yong Wu
2020-12-09  8:01 ` [PATCH v5 26/27] iommu/mediatek: Add mt8192 support Yong Wu
2020-12-09  8:01   ` Yong Wu
2020-12-09  8:01   ` Yong Wu
2020-12-09  8:01   ` Yong Wu
2020-12-09  8:01 ` [PATCH v5 27/27] MAINTAINERS: Add entry for MediaTek IOMMU Yong Wu
2020-12-09  8:01   ` Yong Wu
2020-12-09  8:01   ` Yong Wu
2020-12-09  8:01   ` Yong Wu

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=20201209080102.26626-23-yong.wu@mediatek.com \
    --to=yong.wu@mediatek.com \
    --cc=anan.sun@mediatek.com \
    --cc=chao.hao@mediatek.com \
    --cc=devicetree@vger.kernel.org \
    --cc=drinkcat@chromium.org \
    --cc=evgreen@chromium.org \
    --cc=iommu@lists.linux-foundation.org \
    --cc=joro@8bytes.org \
    --cc=krzk@kernel.org \
    --cc=linux-arm-kernel@lists.infradead.org \
    --cc=linux-kernel@vger.kernel.org \
    --cc=linux-mediatek@lists.infradead.org \
    --cc=matthias.bgg@gmail.com \
    --cc=robh+dt@kernel.org \
    --cc=robin.murphy@arm.com \
    --cc=srv_heupstream@mediatek.com \
    --cc=tfiga@google.com \
    --cc=will@kernel.org \
    --cc=youlin.pei@mediatek.com \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.