* [PATCH] New MMU feature for new hpte format in ISA3 @ 2016-06-14 15:57 Balbir Singh 2016-06-14 16:51 ` Aneesh Kumar K.V 2016-06-14 17:32 ` [PATCH] " kbuild test robot 0 siblings, 2 replies; 7+ messages in thread From: Balbir Singh @ 2016-06-14 15:57 UTC (permalink / raw) To: linuxppc-dev Cc: Michael Ellerman, Paul Mackerras, Aneesh Kumar K.V, Michael Neuling This patch has been lightly tested and needs testing on additional platforms and different page sizes, largely due to the mmu_features changes noted below Commit 50de596de introduced support for the new PTE format in the functions hpte_encode_r and hpte_encode_avpn. This patch abstracts the change under MMU_FTR_ISA3_HPTE_FORMAT. This bit is provided by the ibm,pa-feature mechanism; hypervisor for guests and via firmware for powernv. The patch has a larger impact as the new feature bit changes the definition of mmu_features from unsigned int to unsigned long and also changes the print in setup_64.c of the same feature. This patch needs complementary changes to the ibm,client-architecture in arch/powerpc/kernel/prom_init.c. This is noted as a TODO Cc: Paul Mackerras <paulus@samba.org> Cc: Michael Ellerman <mpe@ellerman.id.au> Cc: Aneesh Kumar K.V <aneesh.kumar@linux.vnet.ibm.com> Signed-off-by: Balbir Singh <bsingharora@gmail.com> --- arch/powerpc/include/asm/book3s/64/mmu-hash.h | 5 ++--- arch/powerpc/include/asm/cputable.h | 2 +- arch/powerpc/include/asm/mmu.h | 11 ++++++++++- arch/powerpc/kernel/prom.c | 1 + arch/powerpc/kernel/setup_64.c | 2 +- 5 files changed, 15 insertions(+), 6 deletions(-) diff --git a/arch/powerpc/include/asm/book3s/64/mmu-hash.h b/arch/powerpc/include/asm/book3s/64/mmu-hash.h index 290157e..373f765 100644 --- a/arch/powerpc/include/asm/book3s/64/mmu-hash.h +++ b/arch/powerpc/include/asm/book3s/64/mmu-hash.h @@ -229,7 +229,7 @@ static inline unsigned long hpte_encode_avpn(unsigned long vpn, int psize, */ v = (vpn >> (23 - VPN_SHIFT)) & ~(mmu_psize_defs[psize].avpnm); v <<= HPTE_V_AVPN_SHIFT; - if (!cpu_has_feature(CPU_FTR_ARCH_300)) + if (!mmu_has_feature(MMU_FTR_ISA3_HPTE_FORMAT)) v |= ((unsigned long) ssize) << HPTE_V_SSIZE_SHIFT; return v; } @@ -256,8 +256,7 @@ static inline unsigned long hpte_encode_v(unsigned long vpn, int base_psize, static inline unsigned long hpte_encode_r(unsigned long pa, int base_psize, int actual_psize, int ssize) { - - if (cpu_has_feature(CPU_FTR_ARCH_300)) + if (mmu_has_feature(MMU_FTR_ISA3_HPTE_FORMAT)) pa |= ((unsigned long) ssize) << HPTE_R_3_0_SSIZE_SHIFT; /* A 4K page needs no special encoding */ diff --git a/arch/powerpc/include/asm/cputable.h b/arch/powerpc/include/asm/cputable.h index df4fb5f..469c9be 100644 --- a/arch/powerpc/include/asm/cputable.h +++ b/arch/powerpc/include/asm/cputable.h @@ -58,7 +58,7 @@ struct cpu_spec { unsigned long cpu_features; /* Kernel features */ unsigned int cpu_user_features; /* Userland features */ unsigned int cpu_user_features2; /* Userland features v2 */ - unsigned int mmu_features; /* MMU features */ + unsigned long mmu_features; /* MMU features */ /* cache line sizes */ unsigned int icache_bsize; diff --git a/arch/powerpc/include/asm/mmu.h b/arch/powerpc/include/asm/mmu.h index e53ebeb..e121db1 100644 --- a/arch/powerpc/include/asm/mmu.h +++ b/arch/powerpc/include/asm/mmu.h @@ -92,6 +92,12 @@ * Radix page table available */ #define MMU_FTR_RADIX ASM_CONST(0x80000000) +/* + * Support of new PTE format as defined in ISA 3.0 + */ +#ifdef CONFIG_PPC_STD_MMU_64 +#define MMU_FTR_ISA3_HPTE_FORMAT ASM_CONST(0x100000000) +#endif /* MMU feature bit sets for various CPUs */ #define MMU_FTRS_DEFAULT_HPTE_ARCH_V2 \ @@ -128,10 +134,13 @@ enum { #ifdef CONFIG_PPC_RADIX_MMU MMU_FTR_RADIX | #endif +#ifdef CONFIG_PPC_STD_MMU_64 + MMU_FTR_ISA3_HPTE_FORMAT | +#endif 0, }; -static inline int mmu_has_feature(unsigned long feature) +static inline unsigned long mmu_has_feature(unsigned long feature) { return (MMU_FTRS_POSSIBLE & cur_cpu_spec->mmu_features & feature); } diff --git a/arch/powerpc/kernel/prom.c b/arch/powerpc/kernel/prom.c index 946e34f..f9cb4a9 100644 --- a/arch/powerpc/kernel/prom.c +++ b/arch/powerpc/kernel/prom.c @@ -169,6 +169,7 @@ static struct ibm_pa_feature { {CPU_FTR_TM_COMP, 0, 0, PPC_FEATURE2_HTM_COMP|PPC_FEATURE2_HTM_NOSC_COMP, 22, 0, 0}, {0, MMU_FTR_RADIX, 0, 0, 40, 0, 0}, + {0, MMU_FTR_ISA3_HPTE_FORMAT, 0, 0, 58, 0, 0}, }; static void __init scan_features(unsigned long node, const unsigned char *ftrs, diff --git a/arch/powerpc/kernel/setup_64.c b/arch/powerpc/kernel/setup_64.c index 96d4a2b..2e15490 100644 --- a/arch/powerpc/kernel/setup_64.c +++ b/arch/powerpc/kernel/setup_64.c @@ -561,7 +561,7 @@ void __init setup_system(void) pr_info(" always = 0x%016lx\n", CPU_FTRS_ALWAYS); pr_info("cpu_user_features = 0x%08x 0x%08x\n", cur_cpu_spec->cpu_user_features, cur_cpu_spec->cpu_user_features2); - pr_info("mmu_features = 0x%08x\n", cur_cpu_spec->mmu_features); + pr_info("mmu_features = 0x%016lx\n", cur_cpu_spec->mmu_features); pr_info("firmware_features = 0x%016lx\n", powerpc_firmware_features); #ifdef CONFIG_PPC_STD_MMU_64 -- 2.5.5 ^ permalink raw reply related [flat|nested] 7+ messages in thread
* Re: [PATCH] New MMU feature for new hpte format in ISA3 2016-06-14 15:57 [PATCH] New MMU feature for new hpte format in ISA3 Balbir Singh @ 2016-06-14 16:51 ` Aneesh Kumar K.V 2016-06-15 0:38 ` Balbir Singh 2016-06-14 17:32 ` [PATCH] " kbuild test robot 1 sibling, 1 reply; 7+ messages in thread From: Aneesh Kumar K.V @ 2016-06-14 16:51 UTC (permalink / raw) To: Balbir Singh, linuxppc-dev Cc: Michael Ellerman, Paul Mackerras, Michael Neuling Balbir Singh <bsingharora@gmail.com> writes: > This patch has been lightly tested and needs testing > on additional platforms and different page sizes, largely > due to the mmu_features changes noted below > > Commit 50de596de introduced support for the new PTE > format in the functions hpte_encode_r and hpte_encode_avpn. > This patch abstracts the change under > MMU_FTR_ISA3_HPTE_FORMAT. This bit is provided by the > ibm,pa-feature mechanism; hypervisor for guests > and via firmware for powernv. IIUC, ISA 3.0 require new hpte format. So not sure why would need a mmu feature bit for it. For a guest running in P8 compat mode, which is negotiated via ibm,client-architecture-support , the HCALL interface should do the necessary mapping from the HPTE format we use with p8 kernel to the new ISA 3.0 format. > > The patch has a larger impact as the new feature bit > changes the definition of mmu_features from unsigned int > to unsigned long and also changes the print in setup_64.c > of the same feature. > > This patch needs complementary changes to the > ibm,client-architecture in arch/powerpc/kernel/prom_init.c. > This is noted as a TODO > > Cc: Paul Mackerras <paulus@samba.org> > Cc: Michael Ellerman <mpe@ellerman.id.au> > Cc: Aneesh Kumar K.V <aneesh.kumar@linux.vnet.ibm.com> > > Signed-off-by: Balbir Singh <bsingharora@gmail.com> > --- > arch/powerpc/include/asm/book3s/64/mmu-hash.h | 5 ++--- > arch/powerpc/include/asm/cputable.h | 2 +- > arch/powerpc/include/asm/mmu.h | 11 ++++++++++- > arch/powerpc/kernel/prom.c | 1 + > arch/powerpc/kernel/setup_64.c | 2 +- > 5 files changed, 15 insertions(+), 6 deletions(-) > > diff --git a/arch/powerpc/include/asm/book3s/64/mmu-hash.h b/arch/powerpc/include/asm/book3s/64/mmu-hash.h > index 290157e..373f765 100644 > --- a/arch/powerpc/include/asm/book3s/64/mmu-hash.h > +++ b/arch/powerpc/include/asm/book3s/64/mmu-hash.h > @@ -229,7 +229,7 @@ static inline unsigned long hpte_encode_avpn(unsigned long vpn, int psize, > */ > v = (vpn >> (23 - VPN_SHIFT)) & ~(mmu_psize_defs[psize].avpnm); > v <<= HPTE_V_AVPN_SHIFT; > - if (!cpu_has_feature(CPU_FTR_ARCH_300)) > + if (!mmu_has_feature(MMU_FTR_ISA3_HPTE_FORMAT)) > v |= ((unsigned long) ssize) << HPTE_V_SSIZE_SHIFT; > return v; > } > @@ -256,8 +256,7 @@ static inline unsigned long hpte_encode_v(unsigned long vpn, int base_psize, > static inline unsigned long hpte_encode_r(unsigned long pa, int base_psize, > int actual_psize, int ssize) > { > - > - if (cpu_has_feature(CPU_FTR_ARCH_300)) > + if (mmu_has_feature(MMU_FTR_ISA3_HPTE_FORMAT)) > pa |= ((unsigned long) ssize) << HPTE_R_3_0_SSIZE_SHIFT; > > /* A 4K page needs no special encoding */ > diff --git a/arch/powerpc/include/asm/cputable.h b/arch/powerpc/include/asm/cputable.h > index df4fb5f..469c9be 100644 > --- a/arch/powerpc/include/asm/cputable.h > +++ b/arch/powerpc/include/asm/cputable.h > @@ -58,7 +58,7 @@ struct cpu_spec { > unsigned long cpu_features; /* Kernel features */ > unsigned int cpu_user_features; /* Userland features */ > unsigned int cpu_user_features2; /* Userland features v2 */ > - unsigned int mmu_features; /* MMU features */ > + unsigned long mmu_features; /* MMU features */ > > /* cache line sizes */ > unsigned int icache_bsize; > diff --git a/arch/powerpc/include/asm/mmu.h b/arch/powerpc/include/asm/mmu.h > index e53ebeb..e121db1 100644 > --- a/arch/powerpc/include/asm/mmu.h > +++ b/arch/powerpc/include/asm/mmu.h > @@ -92,6 +92,12 @@ > * Radix page table available > */ > #define MMU_FTR_RADIX ASM_CONST(0x80000000) > +/* > + * Support of new PTE format as defined in ISA 3.0 > + */ > +#ifdef CONFIG_PPC_STD_MMU_64 > +#define MMU_FTR_ISA3_HPTE_FORMAT ASM_CONST(0x100000000) > +#endif > > /* MMU feature bit sets for various CPUs */ > #define MMU_FTRS_DEFAULT_HPTE_ARCH_V2 \ > @@ -128,10 +134,13 @@ enum { > #ifdef CONFIG_PPC_RADIX_MMU > MMU_FTR_RADIX | > #endif > +#ifdef CONFIG_PPC_STD_MMU_64 > + MMU_FTR_ISA3_HPTE_FORMAT | > +#endif > 0, > }; > > -static inline int mmu_has_feature(unsigned long feature) > +static inline unsigned long mmu_has_feature(unsigned long feature) > { > return (MMU_FTRS_POSSIBLE & cur_cpu_spec->mmu_features & feature); > } > diff --git a/arch/powerpc/kernel/prom.c b/arch/powerpc/kernel/prom.c > index 946e34f..f9cb4a9 100644 > --- a/arch/powerpc/kernel/prom.c > +++ b/arch/powerpc/kernel/prom.c > @@ -169,6 +169,7 @@ static struct ibm_pa_feature { > {CPU_FTR_TM_COMP, 0, 0, > PPC_FEATURE2_HTM_COMP|PPC_FEATURE2_HTM_NOSC_COMP, 22, 0, 0}, > {0, MMU_FTR_RADIX, 0, 0, 40, 0, 0}, > + {0, MMU_FTR_ISA3_HPTE_FORMAT, 0, 0, 58, 0, 0}, IIUC, that bit indicate the usage of segment table. Not really new HPTE format. With ISA 3.0, hash mode always need the new hpte format. Hence it is not a something we could disable. ie, if we are on ISA 3.0 and using hash mode, hash page table entries should have new format. > }; > > static void __init scan_features(unsigned long node, const unsigned char *ftrs, > diff --git a/arch/powerpc/kernel/setup_64.c b/arch/powerpc/kernel/setup_64.c > index 96d4a2b..2e15490 100644 > --- a/arch/powerpc/kernel/setup_64.c > +++ b/arch/powerpc/kernel/setup_64.c > @@ -561,7 +561,7 @@ void __init setup_system(void) > pr_info(" always = 0x%016lx\n", CPU_FTRS_ALWAYS); > pr_info("cpu_user_features = 0x%08x 0x%08x\n", cur_cpu_spec->cpu_user_features, > cur_cpu_spec->cpu_user_features2); > - pr_info("mmu_features = 0x%08x\n", cur_cpu_spec->mmu_features); > + pr_info("mmu_features = 0x%016lx\n", cur_cpu_spec->mmu_features); > pr_info("firmware_features = 0x%016lx\n", powerpc_firmware_features); > > #ifdef CONFIG_PPC_STD_MMU_64 > -- > 2.5.5 -aneesh ^ permalink raw reply [flat|nested] 7+ messages in thread
* Re: [PATCH] New MMU feature for new hpte format in ISA3 2016-06-14 16:51 ` Aneesh Kumar K.V @ 2016-06-15 0:38 ` Balbir Singh 2016-06-15 5:01 ` [V2][PATCH] " Balbir Singh 0 siblings, 1 reply; 7+ messages in thread From: Balbir Singh @ 2016-06-15 0:38 UTC (permalink / raw) To: Aneesh Kumar K.V Cc: linuxppc-dev, Michael Ellerman, Paul Mackerras, Michael Neuling On Wed, Jun 15, 2016 at 2:51 AM, Aneesh Kumar K.V <aneesh.kumar@linux.vnet.ibm.com> wrote: > Balbir Singh <bsingharora@gmail.com> writes: > >> This patch has been lightly tested and needs testing >> on additional platforms and different page sizes, largely >> due to the mmu_features changes noted below >> >> Commit 50de596de introduced support for the new PTE >> format in the functions hpte_encode_r and hpte_encode_avpn. >> This patch abstracts the change under >> MMU_FTR_ISA3_HPTE_FORMAT. This bit is provided by the >> ibm,pa-feature mechanism; hypervisor for guests >> and via firmware for powernv. > > > IIUC, ISA 3.0 require new hpte format. So not sure why would need a mmu > feature bit for it. For a guest running in P8 compat mode, which is > negotiated via ibm,client-architecture-support , the HCALL interface > should do the necessary mapping from the HPTE format we use with p8 > kernel to the new ISA 3.0 format. > The point is that this capability needs to be advertised. It provides greater flexibility. You are right in that the PTE needs to be stored in the new format, but it should be done if advertised. >> >> The patch has a larger impact as the new feature bit >> changes the definition of mmu_features from unsigned int >> to unsigned long and also changes the print in setup_64.c >> of the same feature. >> >> This patch needs complementary changes to the >> ibm,client-architecture in arch/powerpc/kernel/prom_init.c. >> This is noted as a TODO >> >> Cc: Paul Mackerras <paulus@samba.org> >> Cc: Michael Ellerman <mpe@ellerman.id.au> >> Cc: Aneesh Kumar K.V <aneesh.kumar@linux.vnet.ibm.com> >> >> Signed-off-by: Balbir Singh <bsingharora@gmail.com> >> --- >> arch/powerpc/include/asm/book3s/64/mmu-hash.h | 5 ++--- >> arch/powerpc/include/asm/cputable.h | 2 +- >> arch/powerpc/include/asm/mmu.h | 11 ++++++++++- >> arch/powerpc/kernel/prom.c | 1 + >> arch/powerpc/kernel/setup_64.c | 2 +- >> 5 files changed, 15 insertions(+), 6 deletions(-) >> >> diff --git a/arch/powerpc/include/asm/book3s/64/mmu-hash.h b/arch/powerpc/include/asm/book3s/64/mmu-hash.h >> index 290157e..373f765 100644 >> --- a/arch/powerpc/include/asm/book3s/64/mmu-hash.h >> +++ b/arch/powerpc/include/asm/book3s/64/mmu-hash.h >> @@ -229,7 +229,7 @@ static inline unsigned long hpte_encode_avpn(unsigned long vpn, int psize, >> */ >> v = (vpn >> (23 - VPN_SHIFT)) & ~(mmu_psize_defs[psize].avpnm); >> v <<= HPTE_V_AVPN_SHIFT; >> - if (!cpu_has_feature(CPU_FTR_ARCH_300)) >> + if (!mmu_has_feature(MMU_FTR_ISA3_HPTE_FORMAT)) >> v |= ((unsigned long) ssize) << HPTE_V_SSIZE_SHIFT; >> return v; >> } >> @@ -256,8 +256,7 @@ static inline unsigned long hpte_encode_v(unsigned long vpn, int base_psize, >> static inline unsigned long hpte_encode_r(unsigned long pa, int base_psize, >> int actual_psize, int ssize) >> { >> - >> - if (cpu_has_feature(CPU_FTR_ARCH_300)) >> + if (mmu_has_feature(MMU_FTR_ISA3_HPTE_FORMAT)) >> pa |= ((unsigned long) ssize) << HPTE_R_3_0_SSIZE_SHIFT; >> >> /* A 4K page needs no special encoding */ >> diff --git a/arch/powerpc/include/asm/cputable.h b/arch/powerpc/include/asm/cputable.h >> index df4fb5f..469c9be 100644 >> --- a/arch/powerpc/include/asm/cputable.h >> +++ b/arch/powerpc/include/asm/cputable.h >> @@ -58,7 +58,7 @@ struct cpu_spec { >> unsigned long cpu_features; /* Kernel features */ >> unsigned int cpu_user_features; /* Userland features */ >> unsigned int cpu_user_features2; /* Userland features v2 */ >> - unsigned int mmu_features; /* MMU features */ >> + unsigned long mmu_features; /* MMU features */ >> >> /* cache line sizes */ >> unsigned int icache_bsize; >> diff --git a/arch/powerpc/include/asm/mmu.h b/arch/powerpc/include/asm/mmu.h >> index e53ebeb..e121db1 100644 >> --- a/arch/powerpc/include/asm/mmu.h >> +++ b/arch/powerpc/include/asm/mmu.h >> @@ -92,6 +92,12 @@ >> * Radix page table available >> */ >> #define MMU_FTR_RADIX ASM_CONST(0x80000000) >> +/* >> + * Support of new PTE format as defined in ISA 3.0 >> + */ >> +#ifdef CONFIG_PPC_STD_MMU_64 >> +#define MMU_FTR_ISA3_HPTE_FORMAT ASM_CONST(0x100000000) >> +#endif >> >> /* MMU feature bit sets for various CPUs */ >> #define MMU_FTRS_DEFAULT_HPTE_ARCH_V2 \ >> @@ -128,10 +134,13 @@ enum { >> #ifdef CONFIG_PPC_RADIX_MMU >> MMU_FTR_RADIX | >> #endif >> +#ifdef CONFIG_PPC_STD_MMU_64 >> + MMU_FTR_ISA3_HPTE_FORMAT | >> +#endif >> 0, >> }; >> >> -static inline int mmu_has_feature(unsigned long feature) >> +static inline unsigned long mmu_has_feature(unsigned long feature) >> { >> return (MMU_FTRS_POSSIBLE & cur_cpu_spec->mmu_features & feature); >> } >> diff --git a/arch/powerpc/kernel/prom.c b/arch/powerpc/kernel/prom.c >> index 946e34f..f9cb4a9 100644 >> --- a/arch/powerpc/kernel/prom.c >> +++ b/arch/powerpc/kernel/prom.c >> @@ -169,6 +169,7 @@ static struct ibm_pa_feature { >> {CPU_FTR_TM_COMP, 0, 0, >> PPC_FEATURE2_HTM_COMP|PPC_FEATURE2_HTM_NOSC_COMP, 22, 0, 0}, >> {0, MMU_FTR_RADIX, 0, 0, 40, 0, 0}, >> + {0, MMU_FTR_ISA3_HPTE_FORMAT, 0, 0, 58, 0, 0}, > > > IIUC, that bit indicate the usage of segment table. Not really new HPTE > format. With ISA 3.0, hash mode always need the new hpte format. Hence it > is not a something we could disable. ie, if we are on ISA 3.0 and using > hash mode, hash page table entries should have new format. > The bit is for new hashing facility as per ISA 3.0. The plan of the overall implementation is This bit is advertised when new hashing capabilities are supported via pa-features. The client the selects whether it supports it or not and the hypervisor does the right thing for legacy guests. > >> }; >> >> static void __init scan_features(unsigned long node, const unsigned char *ftrs, >> diff --git a/arch/powerpc/kernel/setup_64.c b/arch/powerpc/kernel/setup_64.c >> index 96d4a2b..2e15490 100644 >> --- a/arch/powerpc/kernel/setup_64.c >> +++ b/arch/powerpc/kernel/setup_64.c >> @@ -561,7 +561,7 @@ void __init setup_system(void) >> pr_info(" always = 0x%016lx\n", CPU_FTRS_ALWAYS); >> pr_info("cpu_user_features = 0x%08x 0x%08x\n", cur_cpu_spec->cpu_user_features, >> cur_cpu_spec->cpu_user_features2); >> - pr_info("mmu_features = 0x%08x\n", cur_cpu_spec->mmu_features); >> + pr_info("mmu_features = 0x%016lx\n", cur_cpu_spec->mmu_features); >> pr_info("firmware_features = 0x%016lx\n", powerpc_firmware_features); >> >> #ifdef CONFIG_PPC_STD_MMU_64 >> -- >> 2.5.5 > Thanks for a review, I'll do a V2 with some changes Balbir ^ permalink raw reply [flat|nested] 7+ messages in thread
* [V2][PATCH] New MMU feature for new hpte format in ISA3 2016-06-15 0:38 ` Balbir Singh @ 2016-06-15 5:01 ` Balbir Singh 2016-06-15 5:42 ` Aneesh Kumar K.V 0 siblings, 1 reply; 7+ messages in thread From: Balbir Singh @ 2016-06-15 5:01 UTC (permalink / raw) To: Aneesh Kumar K.V Cc: linuxppc-dev, Michael Ellerman, Paul Mackerras, Michael Neuling On 15/06/16 10:38, Balbir Singh wrote: > > Thanks for a review, I'll do a V2 with some changes > > Balbir > Michael, please review and check if you like the #ifdef, since we are crossing the 32 bit boundary, I've used a conditional define to select the feature. Changelog v2: The new feature name is MMU_FTR_ISA3_HASH_SUPPORT Fix build breakage Commit 50de596de introduced support for the new PTE format in the functions hpte_encode_r and hpte_encode_avpn. This patch abstracts the change under MMU_FTR_ISA3_HASH_SUPPORT. This bit is provided by the ibm,pa-feature mechanism with the hypervisor for guests and via firmware for powernv. The patch has a larger impact as the new feature bit changes the definition of mmu_features from unsigned int to unsigned long and also changes the print in setup_64.c of the same feature. This patch needs complementary changes to the ibm,client-architecture in arch/powerpc/kernel/prom_init.c. This is noted as a TODO Cc: Paul Mackerras <paulus@samba.org> Cc: Michael Ellerman <mpe@ellerman.id.au> Cc: Aneesh Kumar K.V <aneesh.kumar@linux.vnet.ibm.com> Signed-off-by: Balbir Singh <bsingharora@gmail.com> --- arch/powerpc/include/asm/book3s/64/mmu-hash.h | 5 ++--- arch/powerpc/include/asm/cputable.h | 2 +- arch/powerpc/include/asm/mmu.h | 13 ++++++++++++- arch/powerpc/kernel/prom.c | 1 + arch/powerpc/kernel/setup_64.c | 2 +- 5 files changed, 17 insertions(+), 6 deletions(-) diff --git a/arch/powerpc/include/asm/book3s/64/mmu-hash.h b/arch/powerpc/include/asm/book3s/64/mmu-hash.h index 290157e..70e5c8f 100644 --- a/arch/powerpc/include/asm/book3s/64/mmu-hash.h +++ b/arch/powerpc/include/asm/book3s/64/mmu-hash.h @@ -229,7 +229,7 @@ static inline unsigned long hpte_encode_avpn(unsigned long vpn, int psize, */ v = (vpn >> (23 - VPN_SHIFT)) & ~(mmu_psize_defs[psize].avpnm); v <<= HPTE_V_AVPN_SHIFT; - if (!cpu_has_feature(CPU_FTR_ARCH_300)) + if (!mmu_has_feature(MMU_FTR_ISA3_HASH_SUPPORT)) v |= ((unsigned long) ssize) << HPTE_V_SSIZE_SHIFT; return v; } @@ -256,8 +256,7 @@ static inline unsigned long hpte_encode_v(unsigned long vpn, int base_psize, static inline unsigned long hpte_encode_r(unsigned long pa, int base_psize, int actual_psize, int ssize) { - - if (cpu_has_feature(CPU_FTR_ARCH_300)) + if (mmu_has_feature(MMU_FTR_ISA3_HASH_SUPPORT)) pa |= ((unsigned long) ssize) << HPTE_R_3_0_SSIZE_SHIFT; /* A 4K page needs no special encoding */ diff --git a/arch/powerpc/include/asm/cputable.h b/arch/powerpc/include/asm/cputable.h index df4fb5f..469c9be 100644 --- a/arch/powerpc/include/asm/cputable.h +++ b/arch/powerpc/include/asm/cputable.h @@ -58,7 +58,7 @@ struct cpu_spec { unsigned long cpu_features; /* Kernel features */ unsigned int cpu_user_features; /* Userland features */ unsigned int cpu_user_features2; /* Userland features v2 */ - unsigned int mmu_features; /* MMU features */ + unsigned long mmu_features; /* MMU features */ /* cache line sizes */ unsigned int icache_bsize; diff --git a/arch/powerpc/include/asm/mmu.h b/arch/powerpc/include/asm/mmu.h index e53ebeb..bd177f8 100644 --- a/arch/powerpc/include/asm/mmu.h +++ b/arch/powerpc/include/asm/mmu.h @@ -92,6 +92,14 @@ * Radix page table available */ #define MMU_FTR_RADIX ASM_CONST(0x80000000) +/* + * Support of new PTE format as defined in ISA 3.0 + */ +#ifdef CONFIG_PPC_STD_MMU_64 +#define MMU_FTR_ISA3_HASH_SUPPORT ASM_CONST(0x100000000) +#else +#define MMU_FTR_ISA3_HASH_SUPPORT ASM_CONST(0x0) +#endif /* MMU feature bit sets for various CPUs */ #define MMU_FTRS_DEFAULT_HPTE_ARCH_V2 \ @@ -128,10 +136,13 @@ enum { #ifdef CONFIG_PPC_RADIX_MMU MMU_FTR_RADIX | #endif +#ifdef CONFIG_PPC_STD_MMU_64 + MMU_FTR_ISA3_HASH_SUPPORT | +#endif 0, }; -static inline int mmu_has_feature(unsigned long feature) +static inline unsigned long mmu_has_feature(unsigned long feature) { return (MMU_FTRS_POSSIBLE & cur_cpu_spec->mmu_features & feature); } diff --git a/arch/powerpc/kernel/prom.c b/arch/powerpc/kernel/prom.c index 946e34f..b6cc23f 100644 --- a/arch/powerpc/kernel/prom.c +++ b/arch/powerpc/kernel/prom.c @@ -169,6 +169,7 @@ static struct ibm_pa_feature { {CPU_FTR_TM_COMP, 0, 0, PPC_FEATURE2_HTM_COMP|PPC_FEATURE2_HTM_NOSC_COMP, 22, 0, 0}, {0, MMU_FTR_RADIX, 0, 0, 40, 0, 0}, + {0, MMU_FTR_ISA3_HASH_SUPPORT, 0, 0, 58, 0, 0}, }; static void __init scan_features(unsigned long node, const unsigned char *ftrs, diff --git a/arch/powerpc/kernel/setup_64.c b/arch/powerpc/kernel/setup_64.c index 96d4a2b..2e15490 100644 --- a/arch/powerpc/kernel/setup_64.c +++ b/arch/powerpc/kernel/setup_64.c @@ -561,7 +561,7 @@ void __init setup_system(void) pr_info(" always = 0x%016lx\n", CPU_FTRS_ALWAYS); pr_info("cpu_user_features = 0x%08x 0x%08x\n", cur_cpu_spec->cpu_user_features, cur_cpu_spec->cpu_user_features2); - pr_info("mmu_features = 0x%08x\n", cur_cpu_spec->mmu_features); + pr_info("mmu_features = 0x%016lx\n", cur_cpu_spec->mmu_features); pr_info("firmware_features = 0x%016lx\n", powerpc_firmware_features); #ifdef CONFIG_PPC_STD_MMU_64 -- 2.5.5 ^ permalink raw reply related [flat|nested] 7+ messages in thread
* Re: [V2][PATCH] New MMU feature for new hpte format in ISA3 2016-06-15 5:01 ` [V2][PATCH] " Balbir Singh @ 2016-06-15 5:42 ` Aneesh Kumar K.V 2016-06-15 7:19 ` Balbir Singh 0 siblings, 1 reply; 7+ messages in thread From: Aneesh Kumar K.V @ 2016-06-15 5:42 UTC (permalink / raw) To: Balbir Singh Cc: linuxppc-dev, Michael Ellerman, Paul Mackerras, Michael Neuling Balbir Singh <bsingharora@gmail.com> writes: > On 15/06/16 10:38, Balbir Singh wrote: >> >> Thanks for a review, I'll do a V2 with some changes >> >> Balbir >> > > Michael, please review and check if you like the #ifdef, > since we are crossing the 32 bit boundary, I've used a > conditional define to select the feature. We really don't need to make it unsigned long. Take a look at http://mid.gmane.org/1465395958-21349-9-git-send-email-aneesh.kumar@linux.vnet.ibm.com But I still am not sure why we need an mmu feature for selecting new hpte format. Why would the exiting ISA 3.0 check won't work? For the pa-feature 58 byte look at http://mid.gmane.org/1465397003-26812-17-git-send-email-aneesh.kumar@linux.vnet.ibm.com > > Changelog v2: > The new feature name is MMU_FTR_ISA3_HASH_SUPPORT > Fix build breakage > > Commit 50de596de introduced support for the new PTE > format in the functions hpte_encode_r and hpte_encode_avpn. > This patch abstracts the change under > MMU_FTR_ISA3_HASH_SUPPORT. This bit is provided by the > ibm,pa-feature mechanism with the hypervisor for guests > and via firmware for powernv. > > The patch has a larger impact as the new feature bit > changes the definition of mmu_features from unsigned int > to unsigned long and also changes the print in setup_64.c > of the same feature. > > This patch needs complementary changes to the > ibm,client-architecture in arch/powerpc/kernel/prom_init.c. > This is noted as a TODO > > Cc: Paul Mackerras <paulus@samba.org> > Cc: Michael Ellerman <mpe@ellerman.id.au> > Cc: Aneesh Kumar K.V <aneesh.kumar@linux.vnet.ibm.com> > > Signed-off-by: Balbir Singh <bsingharora@gmail.com> > --- > arch/powerpc/include/asm/book3s/64/mmu-hash.h | 5 ++--- > arch/powerpc/include/asm/cputable.h | 2 +- > arch/powerpc/include/asm/mmu.h | 13 ++++++++++++- > arch/powerpc/kernel/prom.c | 1 + > arch/powerpc/kernel/setup_64.c | 2 +- > 5 files changed, 17 insertions(+), 6 deletions(-) > > diff --git a/arch/powerpc/include/asm/book3s/64/mmu-hash.h b/arch/powerpc/include/asm/book3s/64/mmu-hash.h > index 290157e..70e5c8f 100644 > --- a/arch/powerpc/include/asm/book3s/64/mmu-hash.h > +++ b/arch/powerpc/include/asm/book3s/64/mmu-hash.h > @@ -229,7 +229,7 @@ static inline unsigned long hpte_encode_avpn(unsigned long vpn, int psize, > */ > v = (vpn >> (23 - VPN_SHIFT)) & ~(mmu_psize_defs[psize].avpnm); > v <<= HPTE_V_AVPN_SHIFT; > - if (!cpu_has_feature(CPU_FTR_ARCH_300)) > + if (!mmu_has_feature(MMU_FTR_ISA3_HASH_SUPPORT)) > v |= ((unsigned long) ssize) << HPTE_V_SSIZE_SHIFT; > return v; > } > @@ -256,8 +256,7 @@ static inline unsigned long hpte_encode_v(unsigned long vpn, int base_psize, > static inline unsigned long hpte_encode_r(unsigned long pa, int base_psize, > int actual_psize, int ssize) > { > - > - if (cpu_has_feature(CPU_FTR_ARCH_300)) > + if (mmu_has_feature(MMU_FTR_ISA3_HASH_SUPPORT)) > pa |= ((unsigned long) ssize) << HPTE_R_3_0_SSIZE_SHIFT; > > /* A 4K page needs no special encoding */ > diff --git a/arch/powerpc/include/asm/cputable.h b/arch/powerpc/include/asm/cputable.h > index df4fb5f..469c9be 100644 > --- a/arch/powerpc/include/asm/cputable.h > +++ b/arch/powerpc/include/asm/cputable.h > @@ -58,7 +58,7 @@ struct cpu_spec { > unsigned long cpu_features; /* Kernel features */ > unsigned int cpu_user_features; /* Userland features */ > unsigned int cpu_user_features2; /* Userland features v2 */ > - unsigned int mmu_features; /* MMU features */ > + unsigned long mmu_features; /* MMU features */ > > /* cache line sizes */ > unsigned int icache_bsize; > diff --git a/arch/powerpc/include/asm/mmu.h b/arch/powerpc/include/asm/mmu.h > index e53ebeb..bd177f8 100644 > --- a/arch/powerpc/include/asm/mmu.h > +++ b/arch/powerpc/include/asm/mmu.h > @@ -92,6 +92,14 @@ > * Radix page table available > */ > #define MMU_FTR_RADIX ASM_CONST(0x80000000) > +/* > + * Support of new PTE format as defined in ISA 3.0 > + */ > +#ifdef CONFIG_PPC_STD_MMU_64 > +#define MMU_FTR_ISA3_HASH_SUPPORT ASM_CONST(0x100000000) > +#else > +#define MMU_FTR_ISA3_HASH_SUPPORT ASM_CONST(0x0) > +#endif > > /* MMU feature bit sets for various CPUs */ > #define MMU_FTRS_DEFAULT_HPTE_ARCH_V2 \ > @@ -128,10 +136,13 @@ enum { > #ifdef CONFIG_PPC_RADIX_MMU > MMU_FTR_RADIX | > #endif > +#ifdef CONFIG_PPC_STD_MMU_64 > + MMU_FTR_ISA3_HASH_SUPPORT | > +#endif > 0, > }; > > -static inline int mmu_has_feature(unsigned long feature) > +static inline unsigned long mmu_has_feature(unsigned long feature) > { > return (MMU_FTRS_POSSIBLE & cur_cpu_spec->mmu_features & feature); > } > diff --git a/arch/powerpc/kernel/prom.c b/arch/powerpc/kernel/prom.c > index 946e34f..b6cc23f 100644 > --- a/arch/powerpc/kernel/prom.c > +++ b/arch/powerpc/kernel/prom.c > @@ -169,6 +169,7 @@ static struct ibm_pa_feature { > {CPU_FTR_TM_COMP, 0, 0, > PPC_FEATURE2_HTM_COMP|PPC_FEATURE2_HTM_NOSC_COMP, 22, 0, 0}, > {0, MMU_FTR_RADIX, 0, 0, 40, 0, 0}, > + {0, MMU_FTR_ISA3_HASH_SUPPORT, 0, 0, 58, 0, 0}, > }; > > static void __init scan_features(unsigned long node, const unsigned char *ftrs, > diff --git a/arch/powerpc/kernel/setup_64.c b/arch/powerpc/kernel/setup_64.c > index 96d4a2b..2e15490 100644 > --- a/arch/powerpc/kernel/setup_64.c > +++ b/arch/powerpc/kernel/setup_64.c > @@ -561,7 +561,7 @@ void __init setup_system(void) > pr_info(" always = 0x%016lx\n", CPU_FTRS_ALWAYS); > pr_info("cpu_user_features = 0x%08x 0x%08x\n", cur_cpu_spec->cpu_user_features, > cur_cpu_spec->cpu_user_features2); > - pr_info("mmu_features = 0x%08x\n", cur_cpu_spec->mmu_features); > + pr_info("mmu_features = 0x%016lx\n", cur_cpu_spec->mmu_features); > pr_info("firmware_features = 0x%016lx\n", powerpc_firmware_features); > > #ifdef CONFIG_PPC_STD_MMU_64 > -- > 2.5.5 ^ permalink raw reply [flat|nested] 7+ messages in thread
* Re: [V2][PATCH] New MMU feature for new hpte format in ISA3 2016-06-15 5:42 ` Aneesh Kumar K.V @ 2016-06-15 7:19 ` Balbir Singh 0 siblings, 0 replies; 7+ messages in thread From: Balbir Singh @ 2016-06-15 7:19 UTC (permalink / raw) To: Aneesh Kumar K.V Cc: linuxppc-dev, Michael Ellerman, Paul Mackerras, Michael Neuling On 15/06/16 15:42, Aneesh Kumar K.V wrote: > Balbir Singh <bsingharora@gmail.com> writes: > >> On 15/06/16 10:38, Balbir Singh wrote: >>> >>> Thanks for a review, I'll do a V2 with some changes >>> >>> Balbir >>> >> >> Michael, please review and check if you like the #ifdef, >> since we are crossing the 32 bit boundary, I've used a >> conditional define to select the feature. > > > We really don't need to make it unsigned long. Take a look at > > http://mid.gmane.org/1465395958-21349-9-git-send-email-aneesh.kumar@linux.vnet.ibm.com The comment in the file states that /* * First half is MMU families */ So effectively the first 16 bits are for families. Unless we decide to override that decision. One can also debate the description of what a MMU family is :) > > But I still am not sure why we need an mmu feature for selecting new hpte > format. Why would the exiting ISA 3.0 check won't work? > I thought I answered it in my previous email. The check for CPU_FTR_ARCH_300 is too large and we don't want to use it unless advertised via ibm,pa-features. > > For the pa-feature 58 byte look at > http://mid.gmane.org/1465397003-26812-17-git-send-email-aneesh.kumar@linux.vnet.ibm.com ^ permalink raw reply [flat|nested] 7+ messages in thread
* Re: [PATCH] New MMU feature for new hpte format in ISA3 2016-06-14 15:57 [PATCH] New MMU feature for new hpte format in ISA3 Balbir Singh 2016-06-14 16:51 ` Aneesh Kumar K.V @ 2016-06-14 17:32 ` kbuild test robot 1 sibling, 0 replies; 7+ messages in thread From: kbuild test robot @ 2016-06-14 17:32 UTC (permalink / raw) To: Balbir Singh Cc: kbuild-all, linuxppc-dev, Michael Neuling, Paul Mackerras, Aneesh Kumar K.V [-- Attachment #1: Type: text/plain, Size: 1586 bytes --] Hi, [auto build test ERROR on v4.7-rc3] [also build test ERROR on next-20160614] [cannot apply to powerpc/next] [if your patch is applied to the wrong git tree, please drop us a note to help improve the system] url: https://github.com/0day-ci/linux/commits/Balbir-Singh/New-MMU-feature-for-new-hpte-format-in-ISA3/20160615-000245 config: powerpc-defconfig (attached as .config) compiler: powerpc-linux-gnu-gcc (Debian 5.3.1-8) 5.3.1 20160205 reproduce: wget https://git.kernel.org/cgit/linux/kernel/git/wfg/lkp-tests.git/plain/sbin/make.cross -O ~/bin/make.cross chmod +x ~/bin/make.cross # save the attached .config to linux build tree make.cross ARCH=powerpc All errors (new ones prefixed by >>): >> arch/powerpc/kernel/prom.c:172:6: error: 'MMU_FTR_ISA3_HPTE_FORMAT' undeclared here (not in a function) {0, MMU_FTR_ISA3_HPTE_FORMAT, 0, 0, 58, 0, 0}, ^ vim +/MMU_FTR_ISA3_HPTE_FORMAT +172 arch/powerpc/kernel/prom.c 166 * we don't want to turn on TM here, so we use the *_COMP versions 167 * which are 0 if the kernel doesn't support TM. 168 */ 169 {CPU_FTR_TM_COMP, 0, 0, 170 PPC_FEATURE2_HTM_COMP|PPC_FEATURE2_HTM_NOSC_COMP, 22, 0, 0}, 171 {0, MMU_FTR_RADIX, 0, 0, 40, 0, 0}, > 172 {0, MMU_FTR_ISA3_HPTE_FORMAT, 0, 0, 58, 0, 0}, 173 }; 174 175 static void __init scan_features(unsigned long node, const unsigned char *ftrs, --- 0-DAY kernel test infrastructure Open Source Technology Center https://lists.01.org/pipermail/kbuild-all Intel Corporation [-- Attachment #2: .config.gz --] [-- Type: application/octet-stream, Size: 7764 bytes --] ^ permalink raw reply [flat|nested] 7+ messages in thread
end of thread, other threads:[~2016-06-15 7:19 UTC | newest] Thread overview: 7+ messages (download: mbox.gz / follow: Atom feed) -- links below jump to the message on this page -- 2016-06-14 15:57 [PATCH] New MMU feature for new hpte format in ISA3 Balbir Singh 2016-06-14 16:51 ` Aneesh Kumar K.V 2016-06-15 0:38 ` Balbir Singh 2016-06-15 5:01 ` [V2][PATCH] " Balbir Singh 2016-06-15 5:42 ` Aneesh Kumar K.V 2016-06-15 7:19 ` Balbir Singh 2016-06-14 17:32 ` [PATCH] " kbuild test robot
This is an external index of several public inboxes, see mirroring instructions on how to clone and mirror all data and code used by this external index.