All of lore.kernel.org
 help / color / mirror / Atom feed
From: Mike Leach <mike.leach@linaro.org>
To: Suzuki K Poulose <suzuki.poulose@arm.com>
Cc: Coresight ML <coresight@lists.linaro.org>,
	Anshuman.Khandual@arm.com,
	Mathieu Poirier <mathieu.poirier@linaro.org>,
	linux-arm-kernel <linux-arm-kernel@lists.infradead.org>,
	Leo Yan <leo.yan@linaro.org>
Subject: Re: [PATCH 03/19] coresight: Convert coresight_timeout to use access abstraction
Date: Fri, 18 Sep 2020 16:34:07 +0100	[thread overview]
Message-ID: <CAJ9a7VhXQWiT1aBooLi6buDQdjRHi489TL-46cnqE5AOY+th-A@mail.gmail.com> (raw)
In-Reply-To: <20200911084119.1080694-4-suzuki.poulose@arm.com>

Reviewed-by: Mike Leach <mike.leach@linaro.org>


On Fri, 11 Sep 2020 at 09:41, Suzuki K Poulose <suzuki.poulose@arm.com> wrote:
>
> Convert the generic routines to use the new access abstraction layer
> gradually, starting with coresigth_timeout.
>
> Cc: Mike Leach <mike.leach@linaro.org>
> Reviewed-by: Mathieu Poirier <mathieu.poirier@linaro.org>
> Signed-off-by: Suzuki K Poulose <suzuki.poulose@arm.com>
> ---
>  drivers/hwtracing/coresight/coresight-catu.c  |  5 ++--
>  drivers/hwtracing/coresight/coresight-etb10.c |  5 ++--
>  drivers/hwtracing/coresight/coresight-etm4x.c | 30 ++++++++++++-------
>  drivers/hwtracing/coresight/coresight-stm.c   |  3 +-
>  drivers/hwtracing/coresight/coresight-tmc.c   | 15 ++++++----
>  drivers/hwtracing/coresight/coresight-tpiu.c  |  4 +--
>  drivers/hwtracing/coresight/coresight.c       | 15 ++++++----
>  include/linux/coresight.h                     | 17 ++++++++---
>  8 files changed, 61 insertions(+), 33 deletions(-)
>
> diff --git a/drivers/hwtracing/coresight/coresight-catu.c b/drivers/hwtracing/coresight/coresight-catu.c
> index 90da0b842717..15e63e52ff23 100644
> --- a/drivers/hwtracing/coresight/coresight-catu.c
> +++ b/drivers/hwtracing/coresight/coresight-catu.c
> @@ -401,8 +401,9 @@ static const struct attribute_group *catu_groups[] = {
>
>  static inline int catu_wait_for_ready(struct catu_drvdata *drvdata)
>  {
> -       return coresight_timeout(drvdata->base,
> -                                CATU_STATUS, CATU_STATUS_READY, 1);
> +       struct csdev_access *csa = &drvdata->csdev->access;
> +
> +       return coresight_timeout(csa, CATU_STATUS, CATU_STATUS_READY, 1);
>  }
>
>  static int catu_enable_hw(struct catu_drvdata *drvdata, void *data)
> diff --git a/drivers/hwtracing/coresight/coresight-etb10.c b/drivers/hwtracing/coresight/coresight-etb10.c
> index 42fe174a68f0..2786d02dd23b 100644
> --- a/drivers/hwtracing/coresight/coresight-etb10.c
> +++ b/drivers/hwtracing/coresight/coresight-etb10.c
> @@ -251,6 +251,7 @@ static void __etb_disable_hw(struct etb_drvdata *drvdata)
>  {
>         u32 ffcr;
>         struct device *dev = &drvdata->csdev->dev;
> +       struct csdev_access *csa = &drvdata->csdev->access;
>
>         CS_UNLOCK(drvdata->base);
>
> @@ -262,7 +263,7 @@ static void __etb_disable_hw(struct etb_drvdata *drvdata)
>         ffcr |= ETB_FFCR_FON_MAN;
>         writel_relaxed(ffcr, drvdata->base + ETB_FFCR);
>
> -       if (coresight_timeout(drvdata->base, ETB_FFCR, ETB_FFCR_BIT, 0)) {
> +       if (coresight_timeout(csa, ETB_FFCR, ETB_FFCR_BIT, 0)) {
>                 dev_err(dev,
>                 "timeout while waiting for completion of Manual Flush\n");
>         }
> @@ -270,7 +271,7 @@ static void __etb_disable_hw(struct etb_drvdata *drvdata)
>         /* disable trace capture */
>         writel_relaxed(0x0, drvdata->base + ETB_CTL_REG);
>
> -       if (coresight_timeout(drvdata->base, ETB_FFSR, ETB_FFSR_BIT, 1)) {
> +       if (coresight_timeout(csa, ETB_FFSR, ETB_FFSR_BIT, 1)) {
>                 dev_err(dev,
>                         "timeout while waiting for Formatter to Stop\n");
>         }
> diff --git a/drivers/hwtracing/coresight/coresight-etm4x.c b/drivers/hwtracing/coresight/coresight-etm4x.c
> index 466e6f304751..973fb0fd4826 100644
> --- a/drivers/hwtracing/coresight/coresight-etm4x.c
> +++ b/drivers/hwtracing/coresight/coresight-etm4x.c
> @@ -107,7 +107,9 @@ static int etm4_enable_hw(struct etmv4_drvdata *drvdata)
>  {
>         int i, rc;
>         struct etmv4_config *config = &drvdata->config;
> -       struct device *etm_dev = &drvdata->csdev->dev;
> +       struct coresight_device *csdev = drvdata->csdev;
> +       struct device *etm_dev = &csdev->dev;
> +       struct csdev_access *csa = &csdev->access;
>
>         CS_UNLOCK(drvdata->base);
>
> @@ -121,7 +123,7 @@ static int etm4_enable_hw(struct etmv4_drvdata *drvdata)
>         writel_relaxed(0, drvdata->base + TRCPRGCTLR);
>
>         /* wait for TRCSTATR.IDLE to go up */
> -       if (coresight_timeout(drvdata->base, TRCSTATR, TRCSTATR_IDLE_BIT, 1))
> +       if (coresight_timeout(csa, TRCSTATR, TRCSTATR_IDLE_BIT, 1))
>                 dev_err(etm_dev,
>                         "timeout while waiting for Idle Trace Status\n");
>
> @@ -208,7 +210,7 @@ static int etm4_enable_hw(struct etmv4_drvdata *drvdata)
>         writel_relaxed(1, drvdata->base + TRCPRGCTLR);
>
>         /* wait for TRCSTATR.IDLE to go back down to '0' */
> -       if (coresight_timeout(drvdata->base, TRCSTATR, TRCSTATR_IDLE_BIT, 0))
> +       if (coresight_timeout(csa, TRCSTATR, TRCSTATR_IDLE_BIT, 0))
>                 dev_err(etm_dev,
>                         "timeout while waiting for Idle Trace Status\n");
>
> @@ -472,7 +474,9 @@ static void etm4_disable_hw(void *info)
>         u32 control;
>         struct etmv4_drvdata *drvdata = info;
>         struct etmv4_config *config = &drvdata->config;
> -       struct device *etm_dev = &drvdata->csdev->dev;
> +       struct coresight_device *csdev = drvdata->csdev;
> +       struct device *etm_dev = &csdev->dev;
> +       struct csdev_access *csa = &csdev->access;
>         int i;
>
>         CS_UNLOCK(drvdata->base);
> @@ -499,8 +503,7 @@ static void etm4_disable_hw(void *info)
>         writel_relaxed(control, drvdata->base + TRCPRGCTLR);
>
>         /* wait for TRCSTATR.PMSTABLE to go to '1' */
> -       if (coresight_timeout(drvdata->base, TRCSTATR,
> -                             TRCSTATR_PMSTABLE_BIT, 1))
> +       if (coresight_timeout(csa, TRCSTATR, TRCSTATR_PMSTABLE_BIT, 1))
>                 dev_err(etm_dev,
>                         "timeout while waiting for PM stable Trace Status\n");
>
> @@ -1145,7 +1148,15 @@ static int etm4_cpu_save(struct etmv4_drvdata *drvdata)
>  {
>         int i, ret = 0;
>         struct etmv4_save_state *state;
> -       struct device *etm_dev = &drvdata->csdev->dev;
> +       struct coresight_device *csdev = drvdata->csdev;
> +       struct csdev_access *csa;
> +       struct device *etm_dev;
> +
> +       if (WARN_ON(!csdev))
> +               return -ENODEV;
> +
> +       etm_dev = &csdev->dev;
> +       csa = &csdev->access;
>
>         /*
>          * As recommended by 3.4.1 ("The procedure when powering down the PE")
> @@ -1160,8 +1171,7 @@ static int etm4_cpu_save(struct etmv4_drvdata *drvdata)
>         etm4_os_lock(drvdata);
>
>         /* wait for TRCSTATR.PMSTABLE to go up */
> -       if (coresight_timeout(drvdata->base, TRCSTATR,
> -                             TRCSTATR_PMSTABLE_BIT, 1)) {
> +       if (coresight_timeout(csa, TRCSTATR, TRCSTATR_PMSTABLE_BIT, 1)) {
>                 dev_err(etm_dev,
>                         "timeout while waiting for PM Stable Status\n");
>                 etm4_os_unlock(drvdata);
> @@ -1244,7 +1254,7 @@ static int etm4_cpu_save(struct etmv4_drvdata *drvdata)
>         state->trcpdcr = readl(drvdata->base + TRCPDCR);
>
>         /* wait for TRCSTATR.IDLE to go up */
> -       if (coresight_timeout(drvdata->base, TRCSTATR, TRCSTATR_IDLE_BIT, 1)) {
> +       if (coresight_timeout(csa, TRCSTATR, TRCSTATR_IDLE_BIT, 1)) {
>                 dev_err(etm_dev,
>                         "timeout while waiting for Idle Trace Status\n");
>                 etm4_os_unlock(drvdata);
> diff --git a/drivers/hwtracing/coresight/coresight-stm.c b/drivers/hwtracing/coresight/coresight-stm.c
> index fbf86f31f2ab..9667c5c8f433 100644
> --- a/drivers/hwtracing/coresight/coresight-stm.c
> +++ b/drivers/hwtracing/coresight/coresight-stm.c
> @@ -258,6 +258,7 @@ static void stm_disable(struct coresight_device *csdev,
>                         struct perf_event *event)
>  {
>         struct stm_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
> +       struct csdev_access *csa = &csdev->access;
>
>         /*
>          * For as long as the tracer isn't disabled another entity can't
> @@ -270,7 +271,7 @@ static void stm_disable(struct coresight_device *csdev,
>                 spin_unlock(&drvdata->spinlock);
>
>                 /* Wait until the engine has completely stopped */
> -               coresight_timeout(drvdata->base, STMTCSR, STMTCSR_BUSY_BIT, 0);
> +               coresight_timeout(csa, STMTCSR, STMTCSR_BUSY_BIT, 0);
>
>                 pm_runtime_put(csdev->dev.parent);
>
> diff --git a/drivers/hwtracing/coresight/coresight-tmc.c b/drivers/hwtracing/coresight/coresight-tmc.c
> index 5711e55c310c..cc9d97f9eb5b 100644
> --- a/drivers/hwtracing/coresight/coresight-tmc.c
> +++ b/drivers/hwtracing/coresight/coresight-tmc.c
> @@ -33,16 +33,20 @@ DEFINE_CORESIGHT_DEVLIST(etr_devs, "tmc_etr");
>
>  void tmc_wait_for_tmcready(struct tmc_drvdata *drvdata)
>  {
> +       struct coresight_device *csdev = drvdata->csdev;
> +       struct csdev_access *csa = &csdev->access;
> +
>         /* Ensure formatter, unformatter and hardware fifo are empty */
> -       if (coresight_timeout(drvdata->base,
> -                             TMC_STS, TMC_STS_TMCREADY_BIT, 1)) {
> -               dev_err(&drvdata->csdev->dev,
> +       if (coresight_timeout(csa, TMC_STS, TMC_STS_TMCREADY_BIT, 1)) {
> +               dev_err(&csdev->dev,
>                         "timeout while waiting for TMC to be Ready\n");
>         }
>  }
>
>  void tmc_flush_and_stop(struct tmc_drvdata *drvdata)
>  {
> +       struct coresight_device *csdev = drvdata->csdev;
> +       struct csdev_access *csa = &csdev->access;
>         u32 ffcr;
>
>         ffcr = readl_relaxed(drvdata->base + TMC_FFCR);
> @@ -51,9 +55,8 @@ void tmc_flush_and_stop(struct tmc_drvdata *drvdata)
>         ffcr |= BIT(TMC_FFCR_FLUSHMAN_BIT);
>         writel_relaxed(ffcr, drvdata->base + TMC_FFCR);
>         /* Ensure flush completes */
> -       if (coresight_timeout(drvdata->base,
> -                             TMC_FFCR, TMC_FFCR_FLUSHMAN_BIT, 0)) {
> -               dev_err(&drvdata->csdev->dev,
> +       if (coresight_timeout(csa, TMC_FFCR, TMC_FFCR_FLUSHMAN_BIT, 0)) {
> +               dev_err(&csdev->dev,
>                 "timeout while waiting for completion of Manual Flush\n");
>         }
>
> diff --git a/drivers/hwtracing/coresight/coresight-tpiu.c b/drivers/hwtracing/coresight/coresight-tpiu.c
> index cc7d7ed474f5..7dd8300cf6be 100644
> --- a/drivers/hwtracing/coresight/coresight-tpiu.c
> +++ b/drivers/hwtracing/coresight/coresight-tpiu.c
> @@ -86,9 +86,9 @@ static void tpiu_disable_hw(struct csdev_access *csa)
>         /* Generate manual flush */
>         csdev_access_relaxed_write32(csa, FFCR_STOP_FI | FFCR_FON_MAN, TPIU_FFCR);
>         /* Wait for flush to complete */
> -       coresight_timeout(csa->base, TPIU_FFCR, FFCR_FON_MAN_BIT, 0);
> +       coresight_timeout(csa, TPIU_FFCR, FFCR_FON_MAN_BIT, 0);
>         /* Wait for formatter to stop */
> -       coresight_timeout(csa->base, TPIU_FFSR, FFSR_FT_STOPPED_BIT, 1);
> +       coresight_timeout(csa, TPIU_FFSR, FFSR_FT_STOPPED_BIT, 1);
>
>         CS_LOCK(csa->base);
>  }
> diff --git a/drivers/hwtracing/coresight/coresight.c b/drivers/hwtracing/coresight/coresight.c
> index 38e9c03ab754..21e7615fcbc8 100644
> --- a/drivers/hwtracing/coresight/coresight.c
> +++ b/drivers/hwtracing/coresight/coresight.c
> @@ -1338,23 +1338,26 @@ static void coresight_remove_conns(struct coresight_device *csdev)
>  }
>
>  /**
> - * coresight_timeout - loop until a bit has changed to a specific state.
> - * @addr: base address of the area of interest.
> - * @offset: address of a register, starting from @addr.
> + * coresight_timeout - loop until a bit has changed to a specific register
> + *                     state.
> + * @csa: coresight device access for the device
> + * @offset: Offset of the register from the base of the device.
>   * @position: the position of the bit of interest.
>   * @value: the value the bit should have.
>   *
>   * Return: 0 as soon as the bit has taken the desired state or -EAGAIN if
>   * TIMEOUT_US has elapsed, which ever happens first.
>   */
> -
> -int coresight_timeout(void __iomem *addr, u32 offset, int position, int value)
> +int coresight_timeout(struct csdev_access *csa,
> +                     u32 offset,
> +                     int position,
> +                     int value)
>  {
>         int i;
>         u32 val;
>
>         for (i = TIMEOUT_US; i > 0; i--) {
> -               val = __raw_readl(addr + offset);
> +               val = csdev_access_read32(csa, offset);
>                 /* waiting on the bit to go from 0 to 1 */
>                 if (value) {
>                         if (val & BIT(position))
> diff --git a/include/linux/coresight.h b/include/linux/coresight.h
> index 1377240275d8..55a9c3276a28 100644
> --- a/include/linux/coresight.h
> +++ b/include/linux/coresight.h
> @@ -468,8 +468,10 @@ coresight_register(struct coresight_desc *desc);
>  extern void coresight_unregister(struct coresight_device *csdev);
>  extern int coresight_enable(struct coresight_device *csdev);
>  extern void coresight_disable(struct coresight_device *csdev);
> -extern int coresight_timeout(void __iomem *addr, u32 offset,
> -                            int position, int value);
> +extern int coresight_timeout(struct csdev_access *csa,
> +                            u32 offset,
> +                            int position,
> +                            int value);
>
>  extern int coresight_claim_device(void __iomem *base);
>  extern int coresight_claim_device_unlocked(void __iomem *base);
> @@ -501,8 +503,15 @@ static inline void coresight_unregister(struct coresight_device *csdev) {}
>  static inline int
>  coresight_enable(struct coresight_device *csdev) { return -ENOSYS; }
>  static inline void coresight_disable(struct coresight_device *csdev) {}
> -static inline int coresight_timeout(void __iomem *addr, u32 offset,
> -                                    int position, int value) { return 1; }
> +
> +static inline int coresight_timeout(struct csdev_access *csa,
> +                                   u32 offset,
> +                                   int position,
> +                                   int value)
> +{
> +       return 1;
> +}
> +
>  static inline int coresight_claim_device_unlocked(void __iomem *base)
>  {
>         return -EINVAL;
> --
> 2.24.1
>


--
Mike Leach
Principal Engineer, ARM Ltd.
Manchester Design Centre. UK

_______________________________________________
linux-arm-kernel mailing list
linux-arm-kernel@lists.infradead.org
http://lists.infradead.org/mailman/listinfo/linux-arm-kernel

  reply	other threads:[~2020-09-18 15:36 UTC|newest]

Thread overview: 58+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2020-09-11  8:41 [PATCH 00/19] coresight: Support for ETMv4.4 system instructions Suzuki K Poulose
2020-09-11  8:41 ` [PATCH 01/19] coresight: Introduce device access abstraction Suzuki K Poulose
2020-09-18 15:33   ` Mike Leach
2020-09-11  8:41 ` [PATCH 02/19] coresight: tpiu: Prepare for using coresight " Suzuki K Poulose
2020-09-18 15:34   ` Mike Leach
2020-09-11  8:41 ` [PATCH 03/19] coresight: Convert coresight_timeout to use " Suzuki K Poulose
2020-09-18 15:34   ` Mike Leach [this message]
2020-09-11  8:41 ` [PATCH 04/19] coresight: Convert claim/disclaim operations to use access wrappers Suzuki K Poulose
2020-09-18 15:34   ` Mike Leach
2020-09-11  8:41 ` [PATCH 05/19] coresight: Use device access layer for Software lock/unlock operations Suzuki K Poulose
2020-09-18 15:34   ` Mike Leach
2020-09-18 15:52     ` Suzuki K Poulose
2020-09-11  8:41 ` [PATCH 06/19] coresight: etm4x: Always read the registers on the host CPU Suzuki K Poulose
2020-09-18 15:34   ` Mike Leach
2020-09-11  8:41 ` [PATCH 07/19] coresight: etm4x: Convert all register accesses Suzuki K Poulose
2020-09-18 15:34   ` Mike Leach
2020-09-11  8:41 ` [PATCH 08/19] coresight: etm4x: Add commentary on the registers Suzuki K Poulose
2020-09-18 15:34   ` Mike Leach
2020-09-11  8:41 ` [PATCH 09/19] coresight: etm4x: Add sysreg access helpers Suzuki K Poulose
2020-09-18 15:34   ` Mike Leach
2020-09-11  8:41 ` [PATCH 10/19] coresight: etm4x: Define DEVARCH register fields Suzuki K Poulose
2020-09-18 15:34   ` Mike Leach
2020-09-22 10:20     ` Suzuki K Poulose
2020-09-11  8:41 ` [PATCH 11/19] coresight: etm4x: Check for OS and Software Lock Suzuki K Poulose
2020-09-18 15:35   ` Mike Leach
2020-09-22 10:44     ` Suzuki K Poulose
2020-09-11  8:41 ` [PATCH 12/19] coresight: etm4x: Cleanup secure exception level masks Suzuki K Poulose
2020-09-18 15:35   ` Mike Leach
2020-09-22 10:55     ` Suzuki K Poulose
2020-09-22 12:47       ` Mike Leach
2020-09-30 10:32         ` Suzuki K Poulose
2020-09-11  8:41 ` [PATCH 13/19] coresight: etm4x: Clean up " Suzuki K Poulose
2020-09-18 15:35   ` Mike Leach
2020-09-22 10:59     ` Suzuki K Poulose
2020-09-11  8:41 ` [PATCH 14/19] coresight: etm4x: Detect access early on the target CPU Suzuki K Poulose
2020-09-11  8:41 ` [PATCH 15/19] coresight: etm4x: Use TRCDEVARCH for component discovery Suzuki K Poulose
2020-09-18 15:35   ` Mike Leach
2020-09-22 11:18     ` Suzuki K Poulose
2020-09-11  8:41 ` [PATCH 16/19] coresight: etm4x: Detect system instructions support Suzuki K Poulose
2020-09-18 15:35   ` Mike Leach
2020-09-22 11:59     ` Suzuki K Poulose
2020-09-11  8:41 ` [PATCH 17/19] coresight: etm4x: Refactor probing routine Suzuki K Poulose
2020-09-18 15:35   ` Mike Leach
2020-09-11  8:41 ` [PATCH 18/19] coresight: etm4x: Add support for sysreg only devices Suzuki K Poulose
2020-09-18 15:35   ` Mike Leach
2020-09-23 11:52     ` Suzuki K Poulose
2020-09-23 16:55       ` Mike Leach
2020-09-11  8:41 ` [PATCH 19/19] dts: bindings: coresight: ETMv4.4 system register access only units Suzuki K Poulose
2020-09-11  8:41   ` Suzuki K Poulose
2020-09-18 15:35   ` Mike Leach
2020-09-18 15:35     ` Mike Leach
2020-09-24  9:48     ` Suzuki K Poulose
2020-09-24  9:48       ` Suzuki K Poulose
2020-09-24 10:08       ` Mike Leach
2020-09-24 10:08         ` Mike Leach
2020-09-18 15:33 ` [PATCH 00/19] coresight: Support for ETMv4.4 system instructions Mike Leach
2020-09-25  9:55   ` Suzuki K Poulose
2020-09-29 16:42     ` Mike Leach

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=CAJ9a7VhXQWiT1aBooLi6buDQdjRHi489TL-46cnqE5AOY+th-A@mail.gmail.com \
    --to=mike.leach@linaro.org \
    --cc=Anshuman.Khandual@arm.com \
    --cc=coresight@lists.linaro.org \
    --cc=leo.yan@linaro.org \
    --cc=linux-arm-kernel@lists.infradead.org \
    --cc=mathieu.poirier@linaro.org \
    --cc=suzuki.poulose@arm.com \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.