* [Qemu-devel] [PULL 0/5] target-arm queue @ 2019-07-22 13:14 Peter Maydell 2019-07-22 13:14 ` [Qemu-devel] [PULL 1/5] target/arm: Add missing break statement for Hypervisor Trap Exception Peter Maydell ` (5 more replies) 0 siblings, 6 replies; 21+ messages in thread From: Peter Maydell @ 2019-07-22 13:14 UTC (permalink / raw) To: qemu-devel target-arm queue for rc2. This has 3 Arm related bug fixes, and a couple of non-arm patches which don't have an obviously better route into the tree. thanks -- PMM The following changes since commit b9e02bb3f98174209dbd5c96858e65a31723221b: Merge remote-tracking branch 'remotes/ericb/tags/pull-nbd-2019-07-19' into staging (2019-07-22 10:11:28 +0100) are available in the Git repository at: https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190722 for you to fetch changes up to ddb45afbfbc639365d6c934e4e29f6de5e5e2a0e: contrib/elf2dmp: Build download.o with CURL_CFLAGS (2019-07-22 14:07:39 +0100) ---------------------------------------------------------------- target-arm queue: * target/arm: Add missing break statement for Hypervisor Trap Exception (fixes handling of SMC insn taken to AArch32 Hyp mode via HCR.TSC) * hw/arm/fsl-imx6ul.c: Remove dead SMP-related code * target/arm: Limit ID register assertions to TCG * configure: Clarify URL to source downloads * contrib/elf2dmp: Build download.o with CURL_CFLAGS ---------------------------------------------------------------- Peter Maydell (4): hw/arm/fsl-imx6ul.c: Remove dead SMP-related code target/arm: Limit ID register assertions to TCG configure: Clarify URL to source downloads contrib/elf2dmp: Build download.o with CURL_CFLAGS Philippe Mathieu-Daudé (1): target/arm: Add missing break statement for Hypervisor Trap Exception configure | 2 +- Makefile | 1 - contrib/elf2dmp/Makefile.objs | 3 +++ include/hw/arm/fsl-imx6ul.h | 2 +- hw/arm/fsl-imx6ul.c | 62 +++++++++++++------------------------------ hw/arm/mcimx6ul-evk.c | 2 +- target/arm/cpu.c | 7 +++-- target/arm/helper.c | 1 + 8 files changed, 30 insertions(+), 50 deletions(-) ^ permalink raw reply [flat|nested] 21+ messages in thread
* [Qemu-devel] [PULL 1/5] target/arm: Add missing break statement for Hypervisor Trap Exception 2019-07-22 13:14 [Qemu-devel] [PULL 0/5] target-arm queue Peter Maydell @ 2019-07-22 13:14 ` Peter Maydell 2019-07-22 13:14 ` [Qemu-devel] [PULL 2/5] hw/arm/fsl-imx6ul.c: Remove dead SMP-related code Peter Maydell ` (4 subsequent siblings) 5 siblings, 0 replies; 21+ messages in thread From: Peter Maydell @ 2019-07-22 13:14 UTC (permalink / raw) To: qemu-devel From: Philippe Mathieu-Daudé <philmd@redhat.com> Reported by GCC9 when building with -Wimplicit-fallthrough=2: target/arm/helper.c: In function ‘arm_cpu_do_interrupt_aarch32_hyp’: target/arm/helper.c:7958:14: error: this statement may fall through [-Werror=implicit-fallthrough=] 7958 | addr = 0x14; | ~~~~~^~~~~~ target/arm/helper.c:7959:5: note: here 7959 | default: | ^~~~~~~ cc1: all warnings being treated as errors Fixes: b9bc21ff9f9 Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> Reported-by: Stefan Weil <sw@weilnetz.de> Reviewed-by: Peter Maydell <peter.maydell@linaro.org> Message-id: 20190719111451.12406-1-philmd@redhat.com Signed-off-by: Peter Maydell <peter.maydell@linaro.org> --- target/arm/helper.c | 1 + 1 file changed, 1 insertion(+) diff --git a/target/arm/helper.c b/target/arm/helper.c index 20f8728be11..b74c23a9bc0 100644 --- a/target/arm/helper.c +++ b/target/arm/helper.c @@ -7956,6 +7956,7 @@ static void arm_cpu_do_interrupt_aarch32_hyp(CPUState *cs) break; case EXCP_HYP_TRAP: addr = 0x14; + break; default: cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); } -- 2.20.1 ^ permalink raw reply related [flat|nested] 21+ messages in thread
* [Qemu-devel] [PULL 2/5] hw/arm/fsl-imx6ul.c: Remove dead SMP-related code 2019-07-22 13:14 [Qemu-devel] [PULL 0/5] target-arm queue Peter Maydell 2019-07-22 13:14 ` [Qemu-devel] [PULL 1/5] target/arm: Add missing break statement for Hypervisor Trap Exception Peter Maydell @ 2019-07-22 13:14 ` Peter Maydell 2019-07-22 13:14 ` [Qemu-devel] [PULL 3/5] target/arm: Limit ID register assertions to TCG Peter Maydell ` (3 subsequent siblings) 5 siblings, 0 replies; 21+ messages in thread From: Peter Maydell @ 2019-07-22 13:14 UTC (permalink / raw) To: qemu-devel The i.MX6UL always has a single Cortex-A7 CPU (we set FSL_IMX6UL_NUM_CPUS to 1 in line with this). This means that all the code in fsl-imx6ul.c to handle multiple CPUs is dead code, and Coverity is now complaining that it is unreachable (CID 1403008, 1403011). Remove the unreachable code and the only-executes-once loops, and replace the single-entry cpu[] array in the FSLIMX6ULState with a simple cpu member. Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> Message-id: 20190712115030.26895-1-peter.maydell@linaro.org --- include/hw/arm/fsl-imx6ul.h | 2 +- hw/arm/fsl-imx6ul.c | 62 +++++++++++-------------------------- hw/arm/mcimx6ul-evk.c | 2 +- 3 files changed, 20 insertions(+), 46 deletions(-) diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h index 9e94e98f8ee..eda389aec7d 100644 --- a/include/hw/arm/fsl-imx6ul.h +++ b/include/hw/arm/fsl-imx6ul.h @@ -61,7 +61,7 @@ typedef struct FslIMX6ULState { DeviceState parent_obj; /*< public >*/ - ARMCPU cpu[FSL_IMX6UL_NUM_CPUS]; + ARMCPU cpu; A15MPPrivState a7mpcore; IMXGPTState gpt[FSL_IMX6UL_NUM_GPTS]; IMXEPITState epit[FSL_IMX6UL_NUM_EPITS]; diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c index f8601654388..b074177a71d 100644 --- a/hw/arm/fsl-imx6ul.c +++ b/hw/arm/fsl-imx6ul.c @@ -29,16 +29,12 @@ static void fsl_imx6ul_init(Object *obj) { - MachineState *ms = MACHINE(qdev_get_machine()); FslIMX6ULState *s = FSL_IMX6UL(obj); char name[NAME_SIZE]; int i; - for (i = 0; i < MIN(ms->smp.cpus, FSL_IMX6UL_NUM_CPUS); i++) { - snprintf(name, NAME_SIZE, "cpu%d", i); - object_initialize_child(obj, name, &s->cpu[i], sizeof(s->cpu[i]), - "cortex-a7-" TYPE_ARM_CPU, &error_abort, NULL); - } + object_initialize_child(obj, "cpu0", &s->cpu, sizeof(s->cpu), + "cortex-a7-" TYPE_ARM_CPU, &error_abort, NULL); /* * A7MPCORE @@ -161,42 +157,25 @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) MachineState *ms = MACHINE(qdev_get_machine()); FslIMX6ULState *s = FSL_IMX6UL(dev); int i; - qemu_irq irq; char name[NAME_SIZE]; - unsigned int smp_cpus = ms->smp.cpus; + SysBusDevice *sbd; + DeviceState *d; - if (smp_cpus > FSL_IMX6UL_NUM_CPUS) { - error_setg(errp, "%s: Only %d CPUs are supported (%d requested)", - TYPE_FSL_IMX6UL, FSL_IMX6UL_NUM_CPUS, smp_cpus); + if (ms->smp.cpus > 1) { + error_setg(errp, "%s: Only a single CPU is supported (%d requested)", + TYPE_FSL_IMX6UL, ms->smp.cpus); return; } - for (i = 0; i < smp_cpus; i++) { - Object *o = OBJECT(&s->cpu[i]); - - object_property_set_int(o, QEMU_PSCI_CONDUIT_SMC, - "psci-conduit", &error_abort); - - /* On uniprocessor, the CBAR is set to 0 */ - if (smp_cpus > 1) { - object_property_set_int(o, FSL_IMX6UL_A7MPCORE_ADDR, - "reset-cbar", &error_abort); - } - - if (i) { - /* Secondary CPUs start in PSCI powered-down state */ - object_property_set_bool(o, true, - "start-powered-off", &error_abort); - } - - object_property_set_bool(o, true, "realized", &error_abort); - } + object_property_set_int(OBJECT(&s->cpu), QEMU_PSCI_CONDUIT_SMC, + "psci-conduit", &error_abort); + object_property_set_bool(OBJECT(&s->cpu), true, + "realized", &error_abort); /* * A7MPCORE */ - object_property_set_int(OBJECT(&s->a7mpcore), smp_cpus, "num-cpu", - &error_abort); + object_property_set_int(OBJECT(&s->a7mpcore), 1, "num-cpu", &error_abort); object_property_set_int(OBJECT(&s->a7mpcore), FSL_IMX6UL_MAX_IRQ + GIC_INTERNAL, "num-irq", &error_abort); @@ -204,18 +183,13 @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) &error_abort); sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, FSL_IMX6UL_A7MPCORE_ADDR); - for (i = 0; i < smp_cpus; i++) { - SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore); - DeviceState *d = DEVICE(qemu_get_cpu(i)); + sbd = SYS_BUS_DEVICE(&s->a7mpcore); + d = DEVICE(&s->cpu); - irq = qdev_get_gpio_in(d, ARM_CPU_IRQ); - sysbus_connect_irq(sbd, i, irq); - sysbus_connect_irq(sbd, i + smp_cpus, qdev_get_gpio_in(d, ARM_CPU_FIQ)); - sysbus_connect_irq(sbd, i + 2 * smp_cpus, - qdev_get_gpio_in(d, ARM_CPU_VIRQ)); - sysbus_connect_irq(sbd, i + 3 * smp_cpus, - qdev_get_gpio_in(d, ARM_CPU_VFIQ)); - } + sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(d, ARM_CPU_IRQ)); + sysbus_connect_irq(sbd, 1, qdev_get_gpio_in(d, ARM_CPU_FIQ)); + sysbus_connect_irq(sbd, 2, qdev_get_gpio_in(d, ARM_CPU_VIRQ)); + sysbus_connect_irq(sbd, 3, qdev_get_gpio_in(d, ARM_CPU_VFIQ)); /* * A7MPCORE DAP diff --git a/hw/arm/mcimx6ul-evk.c b/hw/arm/mcimx6ul-evk.c index bbffb11c2a8..1f6f4aed97c 100644 --- a/hw/arm/mcimx6ul-evk.c +++ b/hw/arm/mcimx6ul-evk.c @@ -71,7 +71,7 @@ static void mcimx6ul_evk_init(MachineState *machine) } if (!qtest_enabled()) { - arm_load_kernel(&s->soc.cpu[0], &boot_info); + arm_load_kernel(&s->soc.cpu, &boot_info); } } -- 2.20.1 ^ permalink raw reply related [flat|nested] 21+ messages in thread
* [Qemu-devel] [PULL 3/5] target/arm: Limit ID register assertions to TCG 2019-07-22 13:14 [Qemu-devel] [PULL 0/5] target-arm queue Peter Maydell 2019-07-22 13:14 ` [Qemu-devel] [PULL 1/5] target/arm: Add missing break statement for Hypervisor Trap Exception Peter Maydell 2019-07-22 13:14 ` [Qemu-devel] [PULL 2/5] hw/arm/fsl-imx6ul.c: Remove dead SMP-related code Peter Maydell @ 2019-07-22 13:14 ` Peter Maydell 2019-07-22 13:14 ` [Qemu-devel] [PULL 4/5] configure: Clarify URL to source downloads Peter Maydell ` (2 subsequent siblings) 5 siblings, 0 replies; 21+ messages in thread From: Peter Maydell @ 2019-07-22 13:14 UTC (permalink / raw) To: qemu-devel In arm_cpu_realizefn() we make several assertions about the values of guest ID registers: * if the CPU provides AArch32 v7VE or better it must advertise the ARM_DIV feature * if the CPU provides AArch32 A-profile v6 or better it must advertise the Jazelle feature These are essentially consistency checks that our ID register specifications in cpu.c didn't accidentally miss out a feature, because increasingly the TCG emulation gates features on the values in ID registers rather than using old-style checks of ARM_FEATURE_FOO bits. Unfortunately, these asserts can cause problems if we're running KVM, because in that case we don't control the values of the ID registers -- we read them from the host kernel. In particular, if the host kernel is older than 4.15 then it doesn't expose the ID registers via the KVM_GET_ONE_REG ioctl, and we set up dummy values for some registers and leave the rest at zero. (See the comment in target/arm/kvm64.c kvm_arm_get_host_cpu_features().) This set of dummy values is not sufficient to pass our assertions, and so on those kernels running an AArch32 guest on AArch64 will assert. We could provide a more sophisticated set of dummy ID registers in this case, but that still leaves the possibility of a host CPU which reports bogus ID register values that would cause us to assert. It's more robust to only do these ID register checks if we're using TCG, as that is the only case where this is truly a QEMU code bug. Reported-by: Laszlo Ersek <lersek@redhat.com> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> Tested-by: Laszlo Ersek <lersek@redhat.com> Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Message-id: 20190718125928.20147-1-peter.maydell@linaro.org Fixes: https://bugs.launchpad.net/qemu/+bug/1830864 Signed-off-by: Peter Maydell <peter.maydell@linaro.org> --- target/arm/cpu.c | 7 +++++-- 1 file changed, 5 insertions(+), 2 deletions(-) diff --git a/target/arm/cpu.c b/target/arm/cpu.c index 1959467fdc8..9eb40ff755f 100644 --- a/target/arm/cpu.c +++ b/target/arm/cpu.c @@ -1369,6 +1369,9 @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) * There exist AArch64 cpus without AArch32 support. When KVM * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. + * As a general principle, we also do not make ID register + * consistency checks anywhere unless using TCG, because only + * for TCG would a consistency-check failure be a QEMU bug. */ if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); @@ -1383,7 +1386,7 @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) * Presence of EL2 itself is ARM_FEATURE_EL2, and of the * Security Extensions is ARM_FEATURE_EL3. */ - assert(no_aa32 || cpu_isar_feature(arm_div, cpu)); + assert(!tcg_enabled() || no_aa32 || cpu_isar_feature(arm_div, cpu)); set_feature(env, ARM_FEATURE_LPAE); set_feature(env, ARM_FEATURE_V7); } @@ -1409,7 +1412,7 @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) if (arm_feature(env, ARM_FEATURE_V6)) { set_feature(env, ARM_FEATURE_V5); if (!arm_feature(env, ARM_FEATURE_M)) { - assert(no_aa32 || cpu_isar_feature(jazelle, cpu)); + assert(!tcg_enabled() || no_aa32 || cpu_isar_feature(jazelle, cpu)); set_feature(env, ARM_FEATURE_AUXCR); } } -- 2.20.1 ^ permalink raw reply related [flat|nested] 21+ messages in thread
* [Qemu-devel] [PULL 4/5] configure: Clarify URL to source downloads 2019-07-22 13:14 [Qemu-devel] [PULL 0/5] target-arm queue Peter Maydell ` (2 preceding siblings ...) 2019-07-22 13:14 ` [Qemu-devel] [PULL 3/5] target/arm: Limit ID register assertions to TCG Peter Maydell @ 2019-07-22 13:14 ` Peter Maydell 2019-07-22 13:14 ` [Qemu-devel] [PULL 5/5] contrib/elf2dmp: Build download.o with CURL_CFLAGS Peter Maydell 2019-07-22 14:50 ` [Qemu-devel] [PULL 0/5] target-arm queue Peter Maydell 5 siblings, 0 replies; 21+ messages in thread From: Peter Maydell @ 2019-07-22 13:14 UTC (permalink / raw) To: qemu-devel If configure detects that it's being run on a source tree which is missing git modules, it prints an error messages suggesting that the user downloads a correct source archive from the project website. However https://www.qemu.org/download/ is a link to a page with multiple tabs, with the default being the one telling users how to get binaries from their distro. Clarify the URL we print to include the #source anchor, so that the browser will go directly to the source-tarball instructions. Reported-by: Philippe Mathieu-Daudé <philmd@redhat.com> Reviewed-by: Thomas Huth <thuth@redhat.com> Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> Reviewed-by: Stefan Weil <sw@weilnetz.de> Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Message-id: 20190718131659.20783-1-peter.maydell@linaro.org Suggested-by: Stefan Weil <sw@weilnetz.de> Signed-off-by: Peter Maydell <peter.maydell@linaro.org> --- configure | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/configure b/configure index 99c64be6b74..4d991511220 100755 --- a/configure +++ b/configure @@ -323,7 +323,7 @@ else echo "to acquire QEMU source archives. Non-GIT builds are only" echo "supported with source archives linked from:" echo - echo " https://www.qemu.org/download/" + echo " https://www.qemu.org/download/#source" echo echo "Developers working with GIT can use scripts/archive-source.sh" echo "if they need to create valid source archives." -- 2.20.1 ^ permalink raw reply related [flat|nested] 21+ messages in thread
* [Qemu-devel] [PULL 5/5] contrib/elf2dmp: Build download.o with CURL_CFLAGS 2019-07-22 13:14 [Qemu-devel] [PULL 0/5] target-arm queue Peter Maydell ` (3 preceding siblings ...) 2019-07-22 13:14 ` [Qemu-devel] [PULL 4/5] configure: Clarify URL to source downloads Peter Maydell @ 2019-07-22 13:14 ` Peter Maydell 2019-07-22 14:50 ` [Qemu-devel] [PULL 0/5] target-arm queue Peter Maydell 5 siblings, 0 replies; 21+ messages in thread From: Peter Maydell @ 2019-07-22 13:14 UTC (permalink / raw) To: qemu-devel contrib/elf2dmp has a source file which uses curl/curl.h; although we link the final executable with CURL_LIBS, we forgot to build this source file with CURL_CFLAGS, so if the curl header is in a place that's not already on the system include path then it will fail to build. Add a line specifying the cflags needed for download.o; while we are here, bring the specification of the libs into line with this, since using a per-object variable setting is preferred over adding them to the final executable link line. Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> Message-id: 20190719100955.17180-1-peter.maydell@linaro.org --- Makefile | 1 - contrib/elf2dmp/Makefile.objs | 3 +++ 2 files changed, 3 insertions(+), 1 deletion(-) diff --git a/Makefile b/Makefile index 386e13a6ea0..ecb788b2ce3 100644 --- a/Makefile +++ b/Makefile @@ -626,7 +626,6 @@ ifneq ($(EXESUF),) qemu-ga: qemu-ga$(EXESUF) $(QGA_VSS_PROVIDER) $(QEMU_GA_MSI) endif -elf2dmp$(EXESUF): LIBS += $(CURL_LIBS) elf2dmp$(EXESUF): $(elf2dmp-obj-y) $(call LINK, $^) diff --git a/contrib/elf2dmp/Makefile.objs b/contrib/elf2dmp/Makefile.objs index e3140f58cf7..15057169160 100644 --- a/contrib/elf2dmp/Makefile.objs +++ b/contrib/elf2dmp/Makefile.objs @@ -1 +1,4 @@ elf2dmp-obj-y = main.o addrspace.o download.o pdb.o qemu_elf.o + +download.o-cflags := $(CURL_CFLAGS) +download.o-libs := $(CURL_LIBS) -- 2.20.1 ^ permalink raw reply related [flat|nested] 21+ messages in thread
* Re: [Qemu-devel] [PULL 0/5] target-arm queue 2019-07-22 13:14 [Qemu-devel] [PULL 0/5] target-arm queue Peter Maydell ` (4 preceding siblings ...) 2019-07-22 13:14 ` [Qemu-devel] [PULL 5/5] contrib/elf2dmp: Build download.o with CURL_CFLAGS Peter Maydell @ 2019-07-22 14:50 ` Peter Maydell 5 siblings, 0 replies; 21+ messages in thread From: Peter Maydell @ 2019-07-22 14:50 UTC (permalink / raw) To: QEMU Developers On Mon, 22 Jul 2019 at 14:14, Peter Maydell <peter.maydell@linaro.org> wrote: > > target-arm queue for rc2. This has 3 Arm related bug fixes, > and a couple of non-arm patches which don't have an obviously > better route into the tree. > > thanks > -- PMM > > The following changes since commit b9e02bb3f98174209dbd5c96858e65a31723221b: > > Merge remote-tracking branch 'remotes/ericb/tags/pull-nbd-2019-07-19' into staging (2019-07-22 10:11:28 +0100) > > are available in the Git repository at: > > https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190722 > > for you to fetch changes up to ddb45afbfbc639365d6c934e4e29f6de5e5e2a0e: > > contrib/elf2dmp: Build download.o with CURL_CFLAGS (2019-07-22 14:07:39 +0100) > > ---------------------------------------------------------------- > target-arm queue: > * target/arm: Add missing break statement for Hypervisor Trap Exception > (fixes handling of SMC insn taken to AArch32 Hyp mode via HCR.TSC) > * hw/arm/fsl-imx6ul.c: Remove dead SMP-related code > * target/arm: Limit ID register assertions to TCG > * configure: Clarify URL to source downloads > * contrib/elf2dmp: Build download.o with CURL_CFLAGS > Applied, thanks. Please update the changelog at https://wiki.qemu.org/ChangeLog/4.1 for any user-visible changes. -- PMM ^ permalink raw reply [flat|nested] 21+ messages in thread
* [Qemu-devel] [PULL 0/5] target-arm queue @ 2019-07-26 15:19 Peter Maydell 2019-07-26 16:09 ` Peter Maydell 0 siblings, 1 reply; 21+ messages in thread From: Peter Maydell @ 2019-07-26 15:19 UTC (permalink / raw) To: qemu-devel Handful of bug fixes to sneak in before rc3. thanks -- PMM The following changes since commit c985266ea5b50e46e07b3568c1346e10064205c9: Merge remote-tracking branch 'remotes/cohuck/tags/s390x-20190726' into staging (2019-07-26 13:52:06 +0100) are available in the Git repository at: https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190726 for you to fetch changes up to 67505c114e6acc26f3a1a2b74833c61b6a34ff95: hw/arm/boot: Further improve initrd positioning code (2019-07-26 16:17:56 +0100) ---------------------------------------------------------------- target-arm queue: * Fix broken migration on pl330 device * Fix broken migration on stellaris-input device * Add type checks to vmstate varry macros to avoid this class of bugs * hw/arm/boot: Fix some remaining cases where we would put the initrd on top of the kernel image ---------------------------------------------------------------- Damien Hedde (1): pl330: fix vmstate description Peter Maydell (4): stellaris_input: Fix vmstate description of buttons field vmstate.h: Type check VMSTATE_STRUCT_VARRAY macros hw/arm/boot: Rename elf_{low, high}_addr to image_{low, high}_addr hw/arm/boot: Further improve initrd positioning code include/migration/vmstate.h | 30 ++++++++++++++++++++++++------ hw/arm/boot.c | 37 +++++++++++++++++++++++++++---------- hw/dma/pl330.c | 17 +++++++++-------- hw/input/stellaris_input.c | 10 ++++++---- 4 files changed, 66 insertions(+), 28 deletions(-) ^ permalink raw reply [flat|nested] 21+ messages in thread
* Re: [Qemu-devel] [PULL 0/5] target-arm queue 2019-07-26 15:19 Peter Maydell @ 2019-07-26 16:09 ` Peter Maydell 0 siblings, 0 replies; 21+ messages in thread From: Peter Maydell @ 2019-07-26 16:09 UTC (permalink / raw) To: QEMU Developers On Fri, 26 Jul 2019 at 16:19, Peter Maydell <peter.maydell@linaro.org> wrote: > > Handful of bug fixes to sneak in before rc3. > > thanks > -- PMM > > The following changes since commit c985266ea5b50e46e07b3568c1346e10064205c9: > > Merge remote-tracking branch 'remotes/cohuck/tags/s390x-20190726' into staging (2019-07-26 13:52:06 +0100) > > are available in the Git repository at: > > https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190726 > > for you to fetch changes up to 67505c114e6acc26f3a1a2b74833c61b6a34ff95: > > hw/arm/boot: Further improve initrd positioning code (2019-07-26 16:17:56 +0100) > > ---------------------------------------------------------------- > target-arm queue: > * Fix broken migration on pl330 device > * Fix broken migration on stellaris-input device > * Add type checks to vmstate varry macros to avoid this class of bugs > * hw/arm/boot: Fix some remaining cases where we would put the > initrd on top of the kernel image > Applied, thanks. Please update the changelog at https://wiki.qemu.org/ChangeLog/4.1 for any user-visible changes. -- PMM ^ permalink raw reply [flat|nested] 21+ messages in thread
* [Qemu-devel] [PULL 0/5] target-arm queue @ 2018-11-06 11:38 Peter Maydell 2018-11-06 13:12 ` Peter Maydell 0 siblings, 1 reply; 21+ messages in thread From: Peter Maydell @ 2018-11-06 11:38 UTC (permalink / raw) To: qemu-devel Handful of bugfix patches for arm for rc0; also one milkymist patch, thrown in since I was putting the pullreq together anyway. thanks -- PMM The following changes since commit 03c1ca1c51783603d42eb0f91d35961f0f4b4947: Merge remote-tracking branch 'remotes/cohuck/tags/s390x-20181105' into staging (2018-11-06 09:10:46 +0000) are available in the Git repository at: https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20181106 for you to fetch changes up to 23463e0e4aeb2f0a9c60549a2c163f4adc0b8512: target/arm: Fix ATS1Hx instructions (2018-11-06 11:32:14 +0000) ---------------------------------------------------------------- target-arm queue: * Remove can't-happen if() from handle_vec_simd_shli() * hw/arm/exynos4210: Zero memory allocated for Exynos4210State * Set S and PTW in 64-bit PAR format * Fix ATS1Hx instructions * milkymist: Check for failure trying to load BIOS image ---------------------------------------------------------------- Peter Maydell (5): target/arm: Remove can't-happen if() from handle_vec_simd_shli() milkymist: Check for failure trying to load BIOS image hw/arm/exynos4210: Zero memory allocated for Exynos4210State target/arm: Set S and PTW in 64-bit PAR format target/arm: Fix ATS1Hx instructions hw/arm/exynos4210.c | 2 +- hw/lm32/milkymist.c | 5 ++++- target/arm/helper.c | 14 ++++++++------ target/arm/translate-a64.c | 8 +++----- 4 files changed, 16 insertions(+), 13 deletions(-) ^ permalink raw reply [flat|nested] 21+ messages in thread
* Re: [Qemu-devel] [PULL 0/5] target-arm queue 2018-11-06 11:38 Peter Maydell @ 2018-11-06 13:12 ` Peter Maydell 0 siblings, 0 replies; 21+ messages in thread From: Peter Maydell @ 2018-11-06 13:12 UTC (permalink / raw) To: QEMU Developers On 6 November 2018 at 11:38, Peter Maydell <peter.maydell@linaro.org> wrote: > Handful of bugfix patches for arm for rc0; also > one milkymist patch, thrown in since I was putting > the pullreq together anyway. > > thanks > -- PMM > > The following changes since commit 03c1ca1c51783603d42eb0f91d35961f0f4b4947: > > Merge remote-tracking branch 'remotes/cohuck/tags/s390x-20181105' into staging (2018-11-06 09:10:46 +0000) > > are available in the Git repository at: > > https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20181106 > > for you to fetch changes up to 23463e0e4aeb2f0a9c60549a2c163f4adc0b8512: > > target/arm: Fix ATS1Hx instructions (2018-11-06 11:32:14 +0000) > > ---------------------------------------------------------------- > target-arm queue: > * Remove can't-happen if() from handle_vec_simd_shli() > * hw/arm/exynos4210: Zero memory allocated for Exynos4210State > * Set S and PTW in 64-bit PAR format > * Fix ATS1Hx instructions > * milkymist: Check for failure trying to load BIOS image > Applied, thanks. -- PMM ^ permalink raw reply [flat|nested] 21+ messages in thread
* [Qemu-devel] [PULL 0/5] target-arm queue @ 2018-07-23 14:41 Peter Maydell 2018-07-23 16:08 ` Peter Maydell 0 siblings, 1 reply; 21+ messages in thread From: Peter Maydell @ 2018-07-23 14:41 UTC (permalink / raw) To: qemu-devel target-arm queue for 3.0: Thomas' fixes for instrospection issues with a handful of devices (including one microblaze one that I include in this pullreq for convenience's sake), plus my bugfix for a corner case of small MPU region support. thanks -- PMM The following changes since commit 55b1f14cefcb19ce6d5e28c4c83404230888aa7e: Merge remote-tracking branch 'remotes/vivier2/tags/linux-user-for-3.0-pull-request' into staging (2018-07-23 14:03:14 +0100) are available in the Git repository at: git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180723 for you to fetch changes up to 1ddc9b98c3cb89fe23a55ba924000fd645253e87: hw/intc/exynos4210_gic: Turn instance_init into realize function (2018-07-23 15:21:27 +0100) ---------------------------------------------------------------- target-arm queue: * spitz, exynos: fix bugs when introspecting some devices * hw/microblaze/xlnx-zynqmp-pmu: Fix introspection problem in 'xlnx, zynqmp-pmu-soc' * target/arm: Correctly handle overlapping small MPU regions * hw/sd/bcm2835_sdhost: Fix PIO mode writes ---------------------------------------------------------------- Guenter Roeck (1): hw/sd/bcm2835_sdhost: Fix PIO mode writes Peter Maydell (1): target/arm: Correctly handle overlapping small MPU regions Thomas Huth (3): hw/microblaze/xlnx-zynqmp-pmu: Fix introspection problem in 'xlnx, zynqmp-pmu-soc' hw/arm/spitz: Move problematic nand_init() code to realize function hw/intc/exynos4210_gic: Turn instance_init into realize function hw/arm/spitz.c | 15 ++++++++++---- hw/intc/exynos4210_gic.c | 6 +++--- hw/microblaze/xlnx-zynqmp-pmu.c | 10 ++++----- hw/sd/bcm2835_sdhost.c | 20 ++++++++++++++---- target/arm/helper.c | 46 +++++++++++++++++++++++++++++++++++++++++ 5 files changed, 80 insertions(+), 17 deletions(-) ^ permalink raw reply [flat|nested] 21+ messages in thread
* Re: [Qemu-devel] [PULL 0/5] target-arm queue 2018-07-23 14:41 Peter Maydell @ 2018-07-23 16:08 ` Peter Maydell 0 siblings, 0 replies; 21+ messages in thread From: Peter Maydell @ 2018-07-23 16:08 UTC (permalink / raw) To: QEMU Developers On 23 July 2018 at 15:41, Peter Maydell <peter.maydell@linaro.org> wrote: > target-arm queue for 3.0: > > Thomas' fixes for instrospection issues with a handful of > devices (including one microblaze one that I include in this > pullreq for convenience's sake), plus my bugfix for a > corner case of small MPU region support. > > thanks > -- PMM > > The following changes since commit 55b1f14cefcb19ce6d5e28c4c83404230888aa7e: > > Merge remote-tracking branch 'remotes/vivier2/tags/linux-user-for-3.0-pull-request' into staging (2018-07-23 14:03:14 +0100) > > are available in the Git repository at: > > git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180723 > > for you to fetch changes up to 1ddc9b98c3cb89fe23a55ba924000fd645253e87: > > hw/intc/exynos4210_gic: Turn instance_init into realize function (2018-07-23 15:21:27 +0100) > > ---------------------------------------------------------------- > target-arm queue: > * spitz, exynos: fix bugs when introspecting some devices > * hw/microblaze/xlnx-zynqmp-pmu: Fix introspection problem in 'xlnx, zynqmp-pmu-soc' > * target/arm: Correctly handle overlapping small MPU regions > * hw/sd/bcm2835_sdhost: Fix PIO mode writes > Applied, thanks. -- PMM ^ permalink raw reply [flat|nested] 21+ messages in thread
* [Qemu-devel] [PULL 0/5] target-arm queue @ 2017-10-31 13:11 Peter Maydell 2017-10-31 15:33 ` Peter Maydell 0 siblings, 1 reply; 21+ messages in thread From: Peter Maydell @ 2017-10-31 13:11 UTC (permalink / raw) To: qemu-devel Just small stuff. I expect/hope to get the "report attributes in PAR register" fix from Andrew in, but will either send another pull or just apply it as a single patch once it's been reviewed. (I think we can call it a bugfix anyway, since it fixes booting of Windows on ARM.) thanks -- PMM The following changes since commit abf6e752e55b2f5afb48303429dea2db7c3a62de: Merge remote-tracking branch 'remotes/borntraeger/tags/s390x-20171030' into staging (2017-10-30 13:02:45 +0000) are available in the git repository at: git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20171031 for you to fetch changes up to 168df2dea701bbf3118bdfea7794369dfa694d3d: hw/pci-host/gpex: Improve INTX to gsi routing error checking (2017-10-31 11:50:52 +0000) ---------------------------------------------------------------- target-arm queue: * fix instruction-length bit in syndrome for WFI/WFE traps * xlnx-zcu102: Specify the max number of CPUs * msf2: Remove dead code reported by Coverity * msf2: Wire up SYSRESETREQ in SoC for system reset * hw/pci-host/gpex: Improve INTX to gsi routing error checking ---------------------------------------------------------------- Alistair Francis (1): xlnx-zcu102: Specify the max number of CPUs Eric Auger (1): hw/pci-host/gpex: Improve INTX to gsi routing error checking Stefano Stabellini (1): fix WFI/WFE length in syndrome register Subbaraya Sundeep (2): msf2: Remove dead code reported by Coverity msf2: Wire up SYSRESETREQ in SoC for system reset target/arm/helper.h | 2 +- target/arm/internals.h | 3 ++- hw/arm/msf2-soc.c | 11 +++++++++++ hw/arm/xlnx-zcu102.c | 1 + hw/pci-host/gpex.c | 10 ++++++++-- hw/ssi/mss-spi.c | 18 ++++++++++++++---- target/arm/op_helper.c | 7 ++++--- target/arm/psci.c | 2 +- target/arm/translate-a64.c | 7 ++++++- target/arm/translate.c | 10 +++++++++- 10 files changed, 57 insertions(+), 14 deletions(-) ^ permalink raw reply [flat|nested] 21+ messages in thread
* Re: [Qemu-devel] [PULL 0/5] target-arm queue 2017-10-31 13:11 Peter Maydell @ 2017-10-31 15:33 ` Peter Maydell 0 siblings, 0 replies; 21+ messages in thread From: Peter Maydell @ 2017-10-31 15:33 UTC (permalink / raw) To: QEMU Developers On 31 October 2017 at 13:11, Peter Maydell <peter.maydell@linaro.org> wrote: > Just small stuff. I expect/hope to get the "report attributes > in PAR register" fix from Andrew in, but will either send another > pull or just apply it as a single patch once it's been reviewed. > (I think we can call it a bugfix anyway, since it fixes booting > of Windows on ARM.) > > thanks > -- PMM > > > The following changes since commit abf6e752e55b2f5afb48303429dea2db7c3a62de: > > Merge remote-tracking branch 'remotes/borntraeger/tags/s390x-20171030' into staging (2017-10-30 13:02:45 +0000) > > are available in the git repository at: > > git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20171031 > > for you to fetch changes up to 168df2dea701bbf3118bdfea7794369dfa694d3d: > > hw/pci-host/gpex: Improve INTX to gsi routing error checking (2017-10-31 11:50:52 +0000) > > ---------------------------------------------------------------- > target-arm queue: > * fix instruction-length bit in syndrome for WFI/WFE traps > * xlnx-zcu102: Specify the max number of CPUs > * msf2: Remove dead code reported by Coverity > * msf2: Wire up SYSRESETREQ in SoC for system reset > * hw/pci-host/gpex: Improve INTX to gsi routing error checking > Applied, thanks. -- PMM ^ permalink raw reply [flat|nested] 21+ messages in thread
* [Qemu-devel] [PULL 0/5] target-arm queue @ 2016-04-04 16:43 Peter Maydell 2016-04-05 8:32 ` Peter Maydell 0 siblings, 1 reply; 21+ messages in thread From: Peter Maydell @ 2016-04-04 16:43 UTC (permalink / raw) To: qemu-devel ARM changes for rc1: a small set of bugfixes which didn't quite make rc0, mostly. thanks -- PMM The following changes since commit c40e13e106243a6798b7b02b4d7de5ff6c9be128: bsd-user: add necessary includes to fix warnings (2016-04-04 16:17:18 +0100) are available in the git repository at: git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20160404 for you to fetch changes up to bf06c1123a427fefc2cf9cf8019578eafc19eb6f: target-arm: Make the 64-bit version of VTCR do the migration (2016-04-04 17:33:52 +0100) ---------------------------------------------------------------- target-arm queue: * bcm2836: wire up CPU timer interrupts correctly * linux-user: ignore EXCP_YIELD in ARM cpu_loop() * target-arm: correctly reset SCTLR_EL3 * target-arm: remove incorrect ALIAS tags from ESR_EL2 and ESR_EL3 * target-arm: make the 64-bit version of VTCR do the migration ---------------------------------------------------------------- Peter Maydell (5): hw/arm/bcm2836: Wire up CPU timer interrupts correctly linux-user: arm: Handle (ignore) EXCP_YIELD in ARM cpu_loop() target-arm: Correctly reset SCTLR_EL3 for 64-bit CPUs target-arm: Remove incorrect ALIAS tags from ESR_EL2 and ESR_EL3 target-arm: Make the 64-bit version of VTCR do the migration hw/arm/bcm2836.c | 6 +++++- linux-user/main.c | 6 ++++++ target-arm/helper.c | 31 ++++++++++++++++++------------- 3 files changed, 29 insertions(+), 14 deletions(-) ^ permalink raw reply [flat|nested] 21+ messages in thread
* Re: [Qemu-devel] [PULL 0/5] target-arm queue 2016-04-04 16:43 Peter Maydell @ 2016-04-05 8:32 ` Peter Maydell 0 siblings, 0 replies; 21+ messages in thread From: Peter Maydell @ 2016-04-05 8:32 UTC (permalink / raw) To: QEMU Developers On 4 April 2016 at 17:43, Peter Maydell <peter.maydell@linaro.org> wrote: > ARM changes for rc1: a small set of bugfixes which didn't quite > make rc0, mostly. > > thanks > -- PMM > > > The following changes since commit c40e13e106243a6798b7b02b4d7de5ff6c9be128: > > bsd-user: add necessary includes to fix warnings (2016-04-04 16:17:18 +0100) > > are available in the git repository at: > > git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20160404 > > for you to fetch changes up to bf06c1123a427fefc2cf9cf8019578eafc19eb6f: > > target-arm: Make the 64-bit version of VTCR do the migration (2016-04-04 17:33:52 +0100) > > ---------------------------------------------------------------- > target-arm queue: > * bcm2836: wire up CPU timer interrupts correctly > * linux-user: ignore EXCP_YIELD in ARM cpu_loop() > * target-arm: correctly reset SCTLR_EL3 > * target-arm: remove incorrect ALIAS tags from ESR_EL2 and ESR_EL3 > * target-arm: make the 64-bit version of VTCR do the migration > Applied, thanks. -- PMM ^ permalink raw reply [flat|nested] 21+ messages in thread
* [Qemu-devel] [PULL 0/5] target-arm queue @ 2016-01-11 14:34 Peter Maydell 2016-01-11 16:11 ` Peter Maydell 0 siblings, 1 reply; 21+ messages in thread From: Peter Maydell @ 2016-01-11 14:34 UTC (permalink / raw) To: qemu-devel Not very many patches here, but no point holding on to them. I'm not going to email out the libvixl upgrade patch because it's so big it'd get blocked by the list server anyway. thanks -- PMM The following changes since commit 692a5519ab1510ff48bdde9701017b9425643058: Merge remote-tracking branch 'remotes/mjt/tags/pull-trivial-patches-2016-01-11' into staging (2016-01-11 12:56:58 +0000) are available in the git repository at: git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20160111 for you to fetch changes up to fe84fe5e2a59d5e83f043226114153bd3ccb1c51: hw/arm/virt: Support legacy -nic command line syntax (2016-01-11 14:23:03 +0000) ---------------------------------------------------------------- target-arm queue: * i.MX: move i.MX31 CCM object to register array * xilinx_axidma: remove dead code * xlnx-zynqmp: Add support for high DDR memory regions * disas/libvixl: Update to upstream VIXL 1.12 * virt: Support legacy -nic command line syntax ---------------------------------------------------------------- Alistair Francis (1): xlnx-zynqmp: Add support for high DDR memory regions Andrew Jones (1): hw/dma/xilinx_axidma: remove dead code Ashok Kumar (1): hw/arm/virt: Support legacy -nic command line syntax Jean-Christophe DUBOIS (1): i.MX: move i.MX31 CCM object to register array Peter Maydell (1): disas/libvixl: Update to upstream VIXL 1.12 disas/arm-a64.cc | 2 +- disas/libvixl/Makefile.objs | 9 +- disas/libvixl/README | 3 +- disas/libvixl/a64/assembler-a64.h | 2353 ---------- disas/libvixl/a64/disasm-a64.cc | 1954 --------- disas/libvixl/a64/instructions-a64.cc | 314 -- disas/libvixl/a64/instructions-a64.h | 384 -- disas/libvixl/vixl/a64/assembler-a64.h | 4624 ++++++++++++++++++++ disas/libvixl/{ => vixl}/a64/constants-a64.h | 967 +++- disas/libvixl/{ => vixl}/a64/cpu-a64.h | 6 +- disas/libvixl/{ => vixl}/a64/decoder-a64.cc | 210 +- disas/libvixl/{ => vixl}/a64/decoder-a64.h | 58 +- disas/libvixl/vixl/a64/disasm-a64.cc | 3487 +++++++++++++++ disas/libvixl/{ => vixl}/a64/disasm-a64.h | 17 +- disas/libvixl/vixl/a64/instructions-a64.cc | 622 +++ disas/libvixl/vixl/a64/instructions-a64.h | 757 ++++ disas/libvixl/{ => vixl}/code-buffer.h | 2 +- .../{utils.cc => vixl/compiler-intrinsics.cc} | 137 +- disas/libvixl/vixl/compiler-intrinsics.h | 155 + disas/libvixl/{ => vixl}/globals.h | 82 +- disas/libvixl/vixl/invalset.h | 775 ++++ disas/libvixl/{ => vixl}/platform.h | 2 +- disas/libvixl/vixl/utils.cc | 142 + disas/libvixl/{ => vixl}/utils.h | 115 +- hw/arm/virt.c | 14 + hw/arm/xlnx-ep108.c | 35 +- hw/arm/xlnx-zynqmp.c | 37 + hw/dma/xilinx_axidma.c | 10 - hw/misc/imx31_ccm.c | 188 +- include/hw/arm/xlnx-zynqmp.h | 12 + include/hw/misc/imx31_ccm.h | 38 +- 31 files changed, 12185 insertions(+), 5326 deletions(-) delete mode 100644 disas/libvixl/a64/assembler-a64.h delete mode 100644 disas/libvixl/a64/disasm-a64.cc delete mode 100644 disas/libvixl/a64/instructions-a64.cc delete mode 100644 disas/libvixl/a64/instructions-a64.h create mode 100644 disas/libvixl/vixl/a64/assembler-a64.h rename disas/libvixl/{ => vixl}/a64/constants-a64.h (51%) rename disas/libvixl/{ => vixl}/a64/cpu-a64.h (96%) rename disas/libvixl/{ => vixl}/a64/decoder-a64.cc (81%) rename disas/libvixl/{ => vixl}/a64/decoder-a64.h (82%) create mode 100644 disas/libvixl/vixl/a64/disasm-a64.cc rename disas/libvixl/{ => vixl}/a64/disasm-a64.h (94%) create mode 100644 disas/libvixl/vixl/a64/instructions-a64.cc create mode 100644 disas/libvixl/vixl/a64/instructions-a64.h rename disas/libvixl/{ => vixl}/code-buffer.h (99%) rename disas/libvixl/{utils.cc => vixl/compiler-intrinsics.cc} (60%) create mode 100644 disas/libvixl/vixl/compiler-intrinsics.h rename disas/libvixl/{ => vixl}/globals.h (52%) create mode 100644 disas/libvixl/vixl/invalset.h rename disas/libvixl/{ => vixl}/platform.h (98%) create mode 100644 disas/libvixl/vixl/utils.cc rename disas/libvixl/{ => vixl}/utils.h (68%) ^ permalink raw reply [flat|nested] 21+ messages in thread
* Re: [Qemu-devel] [PULL 0/5] target-arm queue 2016-01-11 14:34 Peter Maydell @ 2016-01-11 16:11 ` Peter Maydell 0 siblings, 0 replies; 21+ messages in thread From: Peter Maydell @ 2016-01-11 16:11 UTC (permalink / raw) To: QEMU Developers On 11 January 2016 at 14:34, Peter Maydell <peter.maydell@linaro.org> wrote: > Not very many patches here, but no point holding on to them. > I'm not going to email out the libvixl upgrade patch because > it's so big it'd get blocked by the list server anyway. > > thanks > -- PMM > > > The following changes since commit 692a5519ab1510ff48bdde9701017b9425643058: > > Merge remote-tracking branch 'remotes/mjt/tags/pull-trivial-patches-2016-01-11' into staging (2016-01-11 12:56:58 +0000) > > are available in the git repository at: > > > git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20160111 > > for you to fetch changes up to fe84fe5e2a59d5e83f043226114153bd3ccb1c51: > > hw/arm/virt: Support legacy -nic command line syntax (2016-01-11 14:23:03 +0000) > > ---------------------------------------------------------------- > target-arm queue: > * i.MX: move i.MX31 CCM object to register array > * xilinx_axidma: remove dead code > * xlnx-zynqmp: Add support for high DDR memory regions > * disas/libvixl: Update to upstream VIXL 1.12 > * virt: Support legacy -nic command line syntax > There was a compile issue with the "xlnx-zynqmp: Add support for high DDR memory regions" patch; I have dropped it and will redo the pull. thanks -- PMM ^ permalink raw reply [flat|nested] 21+ messages in thread
* [Qemu-devel] [PULL 0/5] target-arm queue @ 2012-01-25 15:27 Peter Maydell 2012-01-28 13:12 ` Blue Swirl 0 siblings, 1 reply; 21+ messages in thread From: Peter Maydell @ 2012-01-25 15:27 UTC (permalink / raw) To: Aurelien Jarno, Blue Swirl; +Cc: qemu-devel Here's the latest target-arm pullreq. It includes Mark's fix for config_base_register, which is in turn a dependency of the arm-devs pullreq I'm about to send out, and which I'd like to get in before Anthony's QOM patchset lands and invalidates it :-) Please pull. -- PMM The following changes since commit 5b4448d27d7c6ff6e18a1edc8245cb1db783e37c: Merge remote-tracking branch 'qemu-kvm/uq/master' into staging (2012-01-23 11:00:26 -0600) are available in the git repository at: git://git.linaro.org/people/pmaydell/qemu-arm.git target-arm.for-upstream Mark Langsdorf (1): arm: store the config_base_register during cpu_reset Peter Maydell (4): target-arm: Fix implementation of TLB invalidate operations target-arm/helper.c: Don't assume softfloat int32 is 32 bits only Add dummy implementation of generic timer cp15 registers Add Cortex-A15 CPU definition target-arm/cpu.h | 2 + target-arm/helper.c | 86 ++++++++++++++++++++++++++++++++++++++++++--------- 2 files changed, 73 insertions(+), 15 deletions(-) ^ permalink raw reply [flat|nested] 21+ messages in thread
* Re: [Qemu-devel] [PULL 0/5] target-arm queue 2012-01-25 15:27 Peter Maydell @ 2012-01-28 13:12 ` Blue Swirl 0 siblings, 0 replies; 21+ messages in thread From: Blue Swirl @ 2012-01-28 13:12 UTC (permalink / raw) To: Peter Maydell; +Cc: qemu-devel, Aurelien Jarno On Wed, Jan 25, 2012 at 15:27, Peter Maydell <peter.maydell@linaro.org> wrote: > Here's the latest target-arm pullreq. It includes Mark's fix for > config_base_register, which is in turn a dependency of the arm-devs > pullreq I'm about to send out, and which I'd like to get in before > Anthony's QOM patchset lands and invalidates it :-) > > Please pull. Thanks, pulled. > -- PMM > > > The following changes since commit 5b4448d27d7c6ff6e18a1edc8245cb1db783e37c: > > Merge remote-tracking branch 'qemu-kvm/uq/master' into staging (2012-01-23 11:00:26 -0600) > > are available in the git repository at: > > git://git.linaro.org/people/pmaydell/qemu-arm.git target-arm.for-upstream > > Mark Langsdorf (1): > arm: store the config_base_register during cpu_reset > > Peter Maydell (4): > target-arm: Fix implementation of TLB invalidate operations > target-arm/helper.c: Don't assume softfloat int32 is 32 bits only > Add dummy implementation of generic timer cp15 registers > Add Cortex-A15 CPU definition > > target-arm/cpu.h | 2 + > target-arm/helper.c | 86 ++++++++++++++++++++++++++++++++++++++++++--------- > 2 files changed, 73 insertions(+), 15 deletions(-) ^ permalink raw reply [flat|nested] 21+ messages in thread
end of thread, other threads:[~2019-07-26 16:09 UTC | newest] Thread overview: 21+ messages (download: mbox.gz / follow: Atom feed) -- links below jump to the message on this page -- 2019-07-22 13:14 [Qemu-devel] [PULL 0/5] target-arm queue Peter Maydell 2019-07-22 13:14 ` [Qemu-devel] [PULL 1/5] target/arm: Add missing break statement for Hypervisor Trap Exception Peter Maydell 2019-07-22 13:14 ` [Qemu-devel] [PULL 2/5] hw/arm/fsl-imx6ul.c: Remove dead SMP-related code Peter Maydell 2019-07-22 13:14 ` [Qemu-devel] [PULL 3/5] target/arm: Limit ID register assertions to TCG Peter Maydell 2019-07-22 13:14 ` [Qemu-devel] [PULL 4/5] configure: Clarify URL to source downloads Peter Maydell 2019-07-22 13:14 ` [Qemu-devel] [PULL 5/5] contrib/elf2dmp: Build download.o with CURL_CFLAGS Peter Maydell 2019-07-22 14:50 ` [Qemu-devel] [PULL 0/5] target-arm queue Peter Maydell -- strict thread matches above, loose matches on Subject: below -- 2019-07-26 15:19 Peter Maydell 2019-07-26 16:09 ` Peter Maydell 2018-11-06 11:38 Peter Maydell 2018-11-06 13:12 ` Peter Maydell 2018-07-23 14:41 Peter Maydell 2018-07-23 16:08 ` Peter Maydell 2017-10-31 13:11 Peter Maydell 2017-10-31 15:33 ` Peter Maydell 2016-04-04 16:43 Peter Maydell 2016-04-05 8:32 ` Peter Maydell 2016-01-11 14:34 Peter Maydell 2016-01-11 16:11 ` Peter Maydell 2012-01-25 15:27 Peter Maydell 2012-01-28 13:12 ` Blue Swirl
This is an external index of several public inboxes, see mirroring instructions on how to clone and mirror all data and code used by this external index.